## Nanoscale Advances



#### **PAPER**

View Article Online
View Journal | View Issue



Cite this: Nanoscale Adv., 2020, 2, 4179

# Does carrier velocity saturation help to enhance $f_{max}$ in graphene field-effect transistors?†

Pedro C. Feijoo, \*\*D \*\*a Francisco Pasadas, \*\*D a Marlene Bonmann, \*\*D b Muhammad Asad, \*\*D b Xinxin Yang, \*\*D b Andrey Generalov, \*\*D c Andrei Vorobiev, \*\*D b Luca Banszerus, \*\*D d Christoph Stampfer, \*\*D d Martin Otto, \*\*D e Daniel Neumaier, \*\*D e Da

It has been argued that current saturation in graphene field-effect transistors (GFETs) is needed to get optimal maximum oscillation frequency ( $f_{\text{max}}$ ). This paper investigates whether velocity saturation can help to get better current saturation and if that correlates with enhanced  $f_{\rm max}$ . We have fabricated 500 nm GFETs with high extrinsic  $f_{\text{max}}$  (37 GHz), and later simulated with a drift-diffusion model augmented with the relevant factors that influence carrier velocity, namely: short-channel electrostatics, saturation velocity effect, graphene/dielectric interface traps, and self-heating effects. Crucially, the model provides microscopic details of channel parameters such as carrier concentration, drift and saturation velocities, allowing us to correlate the observed macroscopic behavior with the local magnitudes. When biasing the GFET so all carriers in the channel are of the same sign resulting in highly concentrated unipolar channel, we find that the larger the drain bias is, both closer the carrier velocity to its saturation value and the higher the  $f_{\text{max}}$  are. However, the highest  $f_{\text{max}}$  can be achieved at biases where there exists a depletion of carriers near source or drain. In such a situation, the highest  $f_{max}$  is not found in the velocity saturation regime, but where carrier velocity is far below its saturated value and the contribution of the diffusion mechanism to the current is comparable to the drift mechanism. The position and magnitude of the highest  $f_{\text{max}}$  depend on the carrier concentration and total velocity, which are interdependent and are also affected by the self-heating. Importantly, this effect was found to severely limit radio-frequency performance, reducing the highest  $f_{\rm max}$  from  $\sim$ 60 to  $\sim$ 40 GHz.

Received 20th November 2019 Accepted 23rd July 2020

DOI: 10.1039/c9na00733d

rsc.li/nanoscale-advances

#### Introduction

The development of new-generation radio-frequency (RF) electronics enables extending the range of advanced applications within the areas of communication, security imaging, quality

control, medicine etc. For the sustainable development, new materials with enhanced electronic properties are required. Graphene is considered as a promising channel material for RF field-effect transistors due to its intrinsically high charge carrier mobility (up to  $2 \times 10^5$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>) and saturation velocity (4 × 10<sup>7</sup> cm s<sup>-1</sup>).<sup>2-6</sup> However, RF performance of the graphene fieldeffect transistors (GFETs) was limited until recently by several factors, for example, a relatively high drain conductance due to zero bandgap, a high graphene/metal contact resistance and the extrinsic carrier scattering by charged defects.7-11 Continuous efforts in the study of GFETs have resulted in an important improvement of the RF figures of merit (FoMs): the extrinsic cutoff (transit) frequency  $(f_{T,x})$  and maximum frequency of oscillation  $(f_{\text{max}})^{12-17}$  This enhancement has been enabled, in particular, by the use of GFET models, which have allowed for clarifying and overcoming RF performance limitations. 18-27 Recently, values of  $f_{T,x} = 34$  GHz and  $f_{max} = 37$  GHz for GFETs with chemical vapor deposited graphene and a gate length  $(L_g)$ of 500 nm were reported by some of us.28 These RF FoMs outperform the ones obtained in other graphene-based transistors with similar  $L_g$ , although higher values were achieved for shorter  $L_{\rm g}$ . Furthermore, these values of  $f_{\rm T,x}$  and  $f_{\rm max}$  surpassed

<sup>&</sup>quot;Universitat Autònoma de Barcelona, 08193 Cerdanyola del Vallès, Spain. E-mail: PedroCarlos.Feijoo@uab.cat

 $<sup>^</sup>bChalmers\ University\ of\ Technology,\ SE-41296\ Gothenburg,\ Sweden$ 

<sup>&</sup>lt;sup>c</sup>Aalto University, FI-00076 Helsinki, Finland

<sup>&</sup>lt;sup>d</sup>2nd Institute of Physics, RWTH Aachen University, 52074 Aachen, Germany

<sup>&</sup>lt;sup>e</sup>Advanced Microelectronic Center Aachen, AMO GmbH, 52074 Aachen, Germany

<sup>†</sup> Electronic supplementary information (ESI) available: Section S1 details fabrication and characterization of graphene devices used in this work. Then, Sections S2 and S3 present the mathematical modelling for the simulation of the DC characteristics of GFETs and calculation of carrier velocity in graphene. Experimental and simulated transfer characteristics of GFETs are represented in Section S4. Next, Section S5 includes the mathematical expressions used to extract small-signal parameter and RF performance from the simulated DC characteristics. Section S6 presents the measurements of the parasitic capacitances of the GFET. Section S7 shows the carrier concentration distribution at biases where the magnitude of transconductance is maximized. Section S8 delves deep into the effect of interface traps on GFET characteristics and RF performance. Finally, Section S9 investigates the RF performance degradation caused by self-heating. See DOI: 10.1039/c9na00733d

This article is licensed under a Creative Commons Attribution-NonCommercial 3.0 Unported Licence.

Open Access Article. Published on 24 July 2020. Downloaded on 7/12/2025 3:56:05 AM.

Nanoscale Advances

those of the best Si MOSFETs with similar gate lengths.30 The achievement has been obtained by a combination of different improvements of the GFET design and fabrication process that have resulted in high saturation velocity, low contact resistance, and reduced extrinsic pad capacitances.

A question that remains to be answered is whether operating the GFET in a saturation velocity regime actually helps to get the highest  $f_{\text{max}}$ . The resolution to this problem needs a simulation tool that considers the factors that affect the current saturation, namely, short-channel effects, velocity saturation effects, and self-heating effects (SHE). Our preliminary analysis indicated that these effects can be significant when a GFET works at relatively high drain fields, above 1 V μm<sup>-1</sup>. In previous works, a self-consistent simulator that accounted for short-channel and velocity saturation effects was developed to investigate the RF performance and scalability of GFETs. 24,25 That simulator has been updated in the present work including the SHE with two purposes: to study the DC and RF performance of the prototype 500 nm GFET presented in ref. 28 and to explore whether there is still room for  $f_{\text{max}}$  improvement by exploiting the saturation velocity regime.

This paper thoroughly studies the impact of drain current saturation on RF performance as the interplay between carrier concentration (the gradient of which triggers the diffusion current) and velocity, which has only been slightly addressed before.21 To investigate GFET performance, we follow an approach that consists firstly in solving the drift-diffusion equation self-consistently with the two-dimensional Poisson's equation to get the DC characteristics.24 This set of equations is, in turn, coupled with the heat transfer equation that models the SHE. Then RF performance is obtained from a quasi-static small-signal model, whose parameters are extracted from linearization of the DC simulations.25 Such a methodology is thoroughly described in Methods. The combined analysis of DC and RF simulations allows us to assess the influence of graphene electrical properties as the saturation velocity and low-field mobility, and other limiting factors as, for instance, the contact resistance, the interface traps and extrinsic capacitances. Thereby, we have obtained insights on the mechanisms defining the DC and RF performance of GFETs, which are discussed in Results and discussion. Particularly, we have addressed the question whether velocity saturation can help to get better current saturation and if that correlates with enhanced  $f_{\text{max}}$ . Finally, the conclusions are drawn in the Conclusions section.

#### **Methods**

#### Device structure and description of the self-consistent simulator

To investigate the bias dependence of RF performance and its relation with current saturation, we have numerically investigated the prototype GFET with high extrinsic  $f_{T,x}$  and  $f_{max}$ described in ref. 28. Fig. 1 shows the GFET scanning electron microscope (SEM) image of the device and a schematic view of one of the two fingers. The GFET gate length and total gate width were  $L_{
m g}=500$  nm and  $W_{
m g}=2 imes15$   $\mu{
m m}$ , respectively. The length of each ungated region of the channel was  $L_{\rm ung} =$ 100 nm. The graphene layer was encapsulated between insulating layers of  $Al_2O_3$  and  $SiO_2$  with thicknesses of  $t_t = 22$  nm and  $t_b = 1 \mu m$ , respectively. The relatively thick SiO<sub>2</sub> allows for reduction of the parasitic pad capacitances. 28 High-resistivity (larger than 10 k $\Omega$  cm) silicon was used as substrate with the aim of minimizing the substrate-related microwave loss in the GFET contact pads and transmission lines of the prospective devices.31 Details on the GFET fabrication are included in Section S1 of the ESI.†

The GFET was simulated using the method described in ref. 24 and 25, which consists in solving self-consistently 2D Poisson's equation and 1D drift-diffusion transport equation. The dashed rectangle in Fig. 1(b) encloses the active area of the transistor and corresponds to the domain where the Poisson's equation is solved. The simulator obtains the stationary distributions of graphene electrical parameters along the channel as a function of the voltages applied to the gate-source and drainsource terminals ( $V_{gs}$  and  $V_{ds}$ , respectively). Specifically, it is possible to get the local parameters such as the charge carrier concentration for both electrons (n) and holes (p), the carrier field-dependent mobility  $(\mu)$ , the separate currents and carrier velocities driven by both drift ( $\nu_{drift}$ ) and diffusion mechanisms  $(\nu_{\rm diff})$ , the Dirac energy  $(E_{\rm D}=-q\psi)$  and the quasi-fermi energy  $(E_{\rm F}=-qV)$ . The details of the simulator and the different carrier velocity definitions used in this work can be found in Sections S2 and S3, respectively, of the ESI.† Key parameters as the flatband voltage  $(V_{gs0})$ , the residual charge carrier concentration  $(\rho_0)$ , the low-field mobility  $(\mu_{LF})$ , and the contact resistance  $(R_c)$ were extracted from measured low- $V_{\rm ds}$  transfer curves  $(I_{\rm ds}-V_{\rm gs})$ with holding time of 1 s at each bias point (see Section S4 of the ESI†). After that, we fitted the measured output characteristics  $(I_{\rm ds}-V_{\rm ds})$ , which were obtained upon application of a holding time of 30 s per measured point. That time is long enough for the trapping/de-trapping processes to stabilize at high fields.32 The fitting parameters are the interface trap density  $(N_{it})$ , the energy of optical phonons ( $\hbar\Omega$ ), whose emission limits carrier drift velocity, and the effective thermal resistance ( $R_{th}$ ). The latter will be discussed below. The model for the saturation velocity  $v_{\rm sat}$  is given by:<sup>33</sup>

$$\nu_{\rm sat}(y) = \frac{2\Omega}{\pi \sqrt{\pi \rho_{\rm sh}(y)}} \sqrt{1 - \frac{\Omega^2}{4\pi \nu_{\rm F}^2 \rho_{\rm sh}(y)}} \, \frac{1}{N_{\rm OP} + 1} \tag{1}$$





Fig. 1 (a) GFET SEM image and (b) schematic view (not drawn to scale) of the gate region indicated in (a). The dashed rectangle encloses the domain where the Poisson's equation is solved.

Paper Nanoscale Advances



Fig. 2 Carrier saturation velocity as a function of the carrier concentration for different temperatures. The value of the optical phonon energy used has been  $\hbar \varOmega = 0.10$  eV.

where *T* is the temperature, and  $\rho_{\rm sh}(y) = n(y) + p(y)$  is the local carrier concentration at the position *y* in the channel. The phonon occupation  $N_{\rm OP}$  depends on temperature as:

$$N_{\rm OP} = \frac{1}{\exp\left(\frac{\hbar\Omega}{kT}\right) - 1} \tag{2}$$

Eqn (1) and (2) show that saturation velocity strongly depends on carrier concentration. Moreover, an increase in temperature slightly decreases  $v_{\rm sat}$ . These dependencies can be seen in Fig. 2, where  $v_{\rm sat}$  has been represented for typical values of carrier concentration at several temperatures.

We have used the following equation to model the field-dependent mobility  $\mu(y)$  as a function of the local electric field and saturation velocity, and thereby, also on  $\rho_{\rm sh}(y)$  and T:

$$\mu(y) = \frac{\mu_{LF}}{\left\{1 + \left[\left(\frac{\mu_{LF}}{\nu_{\text{sat}}(y)} \left| \frac{\partial \psi}{\partial y} \right| \right)^{\gamma}\right]\right\}^{\frac{1}{\gamma}}}$$
(3)

Here, a value of 1 has been used for the parameter  $\gamma$ , consistently with numerical studies of electronic transport in single layer graphene relying on Monte Carlo simulations.<sup>34</sup>

Unlike our previous works, we have included the SHE in the self-consistent loop of the GFET simulator. This means that we assume that the temperature of the GFET rises because the heat dissipated in graphene by the Joule effect finds difficulty to spread out of the device through the surrounding layers. By using the simplest thermal model, the temperature of the graphene channel can be expressed as:

$$T - T_0 = R_{\rm th} P_{\rm dis} \tag{4}$$

where  $T_0=300~\rm K$  is the temperature of the heat sink, assumed to be the environment temperature of the transistor and  $R_{\rm th}$  is an effective thermal resistance that embraces all the paths through which the heat is dissipated.  $P_{\rm dis}$  is the dissipated power in the GFET, which takes the following form:

$$P_{\rm dis} = \left| I_{\rm ds} V_{\rm ds}^{\prime} \right| \tag{5}$$

where  $V_{\rm ds}' = V_{\rm ds} - I_{\rm ds} R_{\rm c}$  is the intrinsic drain-to-source voltage. This model considers an average temperature for the whole graphene sheet, so it neglects any local temperature deviation. It also neglects any temperature deviation at the proximities of the contacts, which could be a problem for graphene devices with  $L_{\rm g}$  below 300 nm. To Our previous measurements indicate that we can neglect the heat dissipated through the gate stack and at the proximity of the contacts, so the applied model is expected to work properly for the analyzed device.

Using the values for mobility and carrier concentration obtained in this study we estimate the mean free path (MFP) by the semiclassical model described in ref. 6 in the 10–100 nm range. Since the MFP is much shorter than the source-to-drain length ( $L_{\rm g}$  +  $2L_{\rm ung}$ ), it is confirmed that the drift–diffusion transport mechanism is appropriate for describing the electronic transport in the examined GFET. Transistors with shorter channel lengths should be analyzed with ballistic or quantum models, which is beyond the scope of this work.

#### Small-signal model of the GFET and derived RF performance

For the analysis of the RF performance, we consider the GFET as a two-port network in common-source configuration. The device is characterized by its extrinsic admittance matrix Y. This matrix is calculated in two steps. First, the intrinsic admittance matrix Y' is determined by the intrinsic small-signal equivalent circuit model assuming quasi-static operation.<sup>36</sup> Then the extrinsic Y matrix is obtained embedding the intrinsic GFET in a simplified extrinsic circuit of lumped elements, which consists of parasitic resistances at each of the three terminals and parasitic capacitances at both the input and the output ports. Since  $t_{\rm b} \gg t_{\rm t}$ , the back-gate capacitance is much smaller than the top-gate capacitance, so we can neglect the influence of the substrate capacitance in Y'. Tunneling currents through any of the dielectrics are also neglected.

Transconductance  $g_{\rm m}$  and output conductance  $g_{\rm sd}$  can be obtained from the derivatives of  $I_{\rm ds}$  respect to the intrinsic bias voltages  $V_{\rm gs}^{'}=V_{\rm gs}-I_{\rm ds}R_{\rm c}/2$  and  $V_{\rm ds}^{'}$ , respectively. Then, the small-signal capacitances are determined from the charges associated to each of the terminals  $(Q_i, \text{ with } i = s, d \text{ or } g)$ . They have been defined assuming a charge conserving Ward-Dutton's linear charge partition scheme.<sup>36</sup> The transcapacitances  $C_{gs}$ ,  $C_{gd}$ ,  $C_{sd}$ ,  $C_{dg}$  are obtained as the derivative of charge at terminal i with respect to the intrinsic voltage at terminal j,  $C_{ii} = -dQ_i/dV_i$ . For the calculation of the small-signal parameters, we assume that the temperature is constant at a given bias point. A full description of the small-signal parameter and extrinsic admittance matrix calculation can be found in Section S5 of the ESI.† Finally, the RF FoMs  $f_{T,x}$  and  $f_{max}$  are extracted from the current gain and unilateral power gain that result from the Y matrix.37

#### Results and discussion

First, we reproduced the experimental DC characteristics following the methodology described in Methods. Fig. 3(a) shows the measured output characteristics of the GFET and

Nanoscale Advances Paper



Fig. 3 (a) Measured (squares) and modelled (solid lines) DC output characteristics of a GFET. Dashed lines correspond to the simulated current neglecting SHE. (b) GFET temperature as a function of the drain bias due to self-heating.

their comparison with the simulations, where the parameters used are presented in Table 1. The estimated  $N_{it}$  was found to be lower than 10<sup>12</sup> eV<sup>-1</sup> cm<sup>-2</sup>, a value below which the influence of interface traps is negligible, as shown in Section S8 of the ESI.† The best fitting value of the  $R_c$  is 11  $\Omega$ , which includes the metal/graphene contact resistance at both drain and source together with the access resistances of the ungated graphene regions. Thus, the width specific contact resistivity results in  $R_{\rm c}W_{\rm g}/2=165~\Omega$  µm. The width specific metal/graphene contact resistivity of approximately 90  $\Omega$  µm, evaluated applying the drain resistance model to the transfer characteristic, agrees with the value of 95  $\Omega$   $\mu m$  obtained by transfer length measurements (which exclude access resistance). From the fitting done in Fig. 3(a), we obtained a value of  $2.7 \times 10^4$  K W<sup>-1</sup> for the  $R_{\rm th}$ , which agrees with the order of magnitude of calculations based on the model by Pop et al., 22,33 of around 3-4  $\times$  10<sup>4</sup> K W<sup>-1</sup>. Our simulator also allowed us to calculate GFET temperature as a function of the bias, shown in Fig. 3(b), and ranging between 300 and 1000 K. The simulated temperatures are similar to the ones obtained in previous works analyzing gate leakage current as a thermo-sensitive parameter.38

Table 1 Optimized parameters fitted from current-voltage characteristics

| Parameter      | Optimized value                                              |
|----------------|--------------------------------------------------------------|
| $V_{ m gs0}$   | 2.2 V                                                        |
| $ ho_0$        | $2.9 \times 10^{11} \ \mathrm{cm^{-2}}$                      |
| $\mu_{ m LF}$  | $2.0 \times 10^3 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ |
| $R_{\rm c}$    | 11 $\Omega$                                                  |
| $N_{ m it}$    | $<10^{12} \text{ eV}^{-1} \text{ cm}^{-2}$                   |
| $\hbar \Omega$ | 0.10 eV                                                      |
| $R_{ m th}$    | $2.7 \times 10^4 \text{ K W}^{-1}$                           |



Fig. 4 Measured (circles) and modelled (dotted lines) Y-parameters as a function of the frequency for a GFET biased at  $V_{\rm ds} = -1.1\,\rm V$  and  $V_{\rm qs} =$ 0.5 V, corresponding to the highest measured  $f_{T,x} = 34$  GHz and  $f_{max} =$ 37 GHz

Next, we have benchmarked the small-signal model against the experimental Y-parameters. Fig. 4 shows the measured Yparameters in the 1-50 GHz range at  $V_{\rm ds} = -1.1$  V and  $V_{\rm gs} =$ 0.5 V, which correspond to the bias with the highest measured  $f_{\rm T,x}=34$  GHz and  $f_{\rm max}=37$  GHz. The four elements of the complex admittance matrix are compared against our calculations. The intrinsic Y' was directly extracted from the quasistatic small-signal model, while the values of gate series resistance  $R_{\rm g}$ , the parasitic gate-to-source and drain-to-source capacitances,  $C_{pgs}$  and  $C_{pds}$ , respectively, were optimized to fit the measured Y-parameters. Both series resistances at drain and source,  $R_d$  and  $R_s$ , were assumed to be  $R_c/2$ . In addition to the good agreement between simulated and measured Y-parameters in the whole range of examined frequencies, Fig. S4 in the ESI† shows that the extracted values of  $C_{pgs}$  and  $C_{pds}$ , presented in Table 2, are similar to the ones measured from an open GFET structure (i.e. without the graphene layer), which confirms the validity of our approach.

Using the parasitic elements found in the previous step, we analyzed the bias dependence of  $f_{T,x}$  and  $f_{max}$ . The results are compared with measurements in Fig. 5, showing similar trends. A more detailed insight on the bias dependence of RF performance can be obtained from the map of  $f_{\text{max}}$  shown in Fig. 6(a). A total of four maxima with  $f_{
m max}$  of  ${\sim}40$  GHz are observed and labelled as A, B, C, and D, where A and C maxima occur at

Table 2 Values of the parasitic elements in the GFET extrinsic network

| Parameter                                                     | Optimized value |
|---------------------------------------------------------------|-----------------|
| $R_{\sigma}$                                                  | 10 Ω            |
| $R_{\rm s}$                                                   | $5.5~\Omega$    |
| $R_{\rm d}$                                                   | $5.5~\Omega$    |
| $C_{ m pgs}$                                                  | 4.6 fF          |
| $egin{aligned} R_{ m g} & & & & & & & & & & & & & & & & & & $ | 7.6 fF          |

Paper



Fig. 5 Measured (squares) and modelled (solid lines) of (a)  $f_{\rm T,x}$  and (b)  $f_{\rm max}$  as a function of the drain bias. Dashed lines represent  $f_{\rm max}$  and  $f_{\rm T,x}$  switching off the self-heating effect.

positive drain bias while B and D maxima at negative drain bias. Note that when gate voltage is equal to the Dirac voltage (i.e.  $V_{\rm gs} = V_{\rm D} \approx V_{\rm gs0} + V_{\rm ds}/2$ ), transconductance  $g_{\rm m}$  changes its sign, which makes  $f_{\rm max} \sim 0$ . On top of that, for a given drain bias polarity, e.g. negative, the B maximum is located at  $V_{\rm gs} < V_{\rm D}$ , which corresponds to a unipolar p-channel with the pinch-off close to the drain side, while at  $V_{\rm gs} > V_{\rm D}$ , the D maximum corresponds to a unipolar n-channel with pinch-off close to the source side (see carrier distributions shown in Section S7 in the ESI†). Those maxima A, B, C and D are located at biases where there is a drop in the total carrier concentration close to the source or to the drain edges.

It has been argued that the highest  $f_{\rm max}$  needs current saturation in GFETs. To get the desired current saturation, it has been proposed that GFET operation close to the carrier velocity saturation regime is helpful. <sup>17,21,39,40</sup> Here we critically review this idea by means of Fig. 6, which helps to visualize the connection between the drift velocity and the small-signal parameters ( $g_{\rm m}$  and  $g_{\rm sd}$ ). Firstly, in Fig. 6(a) we have plotted the bias dependence of  $f_{\rm max}$ , which displays four maxima. Notably, the bias locations of those maxima roughly coincide with the  $|g_{\rm m}|$  peaks (see Fig. S5 in the ESI†), so the  $|g_{\rm m}|$  maxima seem to be an adequate approximate rule to select the bias point if the intended FoM is  $f_{\rm max}$ . However, there may be other options to choose the bias point depending on the targeted FoM, for instance, maximization of linearity, noise minimization, *etc.* 

For a deeper insight in Fig. 6(a), we analyzed  $f_{\rm max}$  evolution at two different constant  $V_{\rm gs}$ , the first at  $V_{\rm gs}=1.1$  V passing through the maximum B (dashed blue line), and the second at  $V_{\rm gs}=-1.0$  V (dashed green line) passing far away from the maximum B. The resulting plot is shown in Fig. 6(b). We chose bias B because it presents a higher voltage gain (ratio  $|g_{\rm m}/g_{\rm sd}|$ )



Fig. 6 (a) Bias dependent  $f_{\rm max}$  map. It presents four maxima labelled as A, B, C and D. Dashed lines represent the locus of considered drain bias points for  $f_{\rm max}$  plot shown in (b) and  $|g_{\rm m}/g_{\rm sd}|$  plot in (c). Transconductance,  $g_{\rm m}$ , and output conductance,  $g_{\rm sd}$ , are represented in (d) and (e), respectively. (f) and (g) show average drift velocity and saturation velocity, respectively. Dashed lines correspond to the case where SHE have been switched off.

than bias D, as can be seen in Fig. 6(c). GFETs tend to present very low voltage gains due to the relatively large values of  $g_{\rm sd}^{41-44}$ but in this work we show that this is not an obstacle to reach high power gain. For  $V_{gs} = 1.1$  V case, the B maximum is reached at  $V_{\rm ds} = -0.86$  V, while for  $V_{\rm gs} = -1.0$  V there is no an absolute maximum of  $f_{
m max}$ , being  $f_{
m max}$  a monotonous function of  $V_{\rm ds}$ , instead. Analyzing the average drift velocity in Fig. 6(f), we confirm the expectation that, far from the B maximum, the higher the drift velocity is (even approaching the saturation velocity), the better  $f_{\text{max}}$  and the current saturation are, as shown in Fig. 6(b) and (e), respectively. This behavior indeed happens for biases far away from the Dirac voltage, where the channel behaves as unipolar. However, the largest  $f_{\text{max}}$  is observed at biases near the crossover between unipolar and bipolar behavior such as the B point, where it does not hold that the highest drift velocity, represented in Fig. 6(g), gives the largest  $f_{\text{max}}$ , represented in Fig. 6(b). Fig. 6(d) and (e) show that a high value of  $g_{\rm m}$  together with a relatively low value of  $g_{\rm sd}$ , *i.e.* a high voltage gain, is needed to reach the highest  $f_{\text{max}}$  possible.

Nanoscale Advances

The bias point B and the bias corresponding to the maximum of  $|g_{\rm m}|$  slightly differ because  $f_{\rm max}$  depends in a complex way not only on  $g_{\rm m}$ , but on  $g_{\rm sd}$ , the transcapacitances and the parasitic elements.45

On the other hand,  $f_{\text{max}}$  is not the highest possible when the GFET is operated far away from Dirac voltage, and this can be explained by the degraded  $g_{\rm m}$  and  $g_{\rm sd}$ , as shown in Fig. 6(d) and (e), respectively. The degradation of  $g_{\rm m}$  and  $g_{\rm sd}$  at bias E respect to the bias B is caused, in turn, by a decrease in the drift velocity because of the larger carrier concentration. The bias that maximizes RF performance is thus the result of a complex interplay between carrier concentration and carrier velocity in graphene, where self-heating plays a significant role.

A local analysis of the carrier velocities along the channel at both biases E and B (Fig. 7) reveals more details on the central question of this paper, namely, if velocity saturation is needed for the highest  $f_{\text{max}}$ . As there are two transport mechanisms at play (drift and diffusion), we have introduced in S3 of the ESI,† as a matter of convenience, the definitions of drift, diffusion and total velocities that can be directly compared with the saturation velocity. At the E bias, where the channel is unipolar p-type, Fig. 7(d) shows that  $v_{\text{drift}}$  dominates over  $v_{\text{diff}}$  and is roughly 50% of  $v_{\text{sat}}$ . The ratio  $v_{\text{drift}}/v_{\text{sat}}$  could be increased up to  $\sim$ 100% with a higher drain bias; for instance, it is 64% for  $V_{\rm ds}$  = -1.2 V, according to Fig. 6(f). However, at the B point, where the pinch-off is near the drain side, diffusion contribution is much higher with  $v_{\text{diff}}/v_{\text{drift}}$  around 40% near the drain, being  $v_{\text{drift}}/v_{\text{sat}}$  $\sim$ 45%, as can be seen in Fig. 7(b). Therefore, our results do not support that operating in the regime of velocity saturation results in the highest  $f_{\text{max}}$ .

To assess the impact of SHE, we have shown in Fig. 3(a) how SHE affects drain current, after switching it on and off in the simulations. It can be observed that current saturation is



Fig. 7 Distribution along the channel of relevant parameters at bias points labelled as B and E in Fig. 6(a). Solid lines correspond simulations with activated SHE (T = 571 K at bias B and 723 K at bias E) and dashed lines to simulations switching off the SHE (T = 300 K). (a) Electron and hole concentration at bias B and (c) at bias E. (b) Saturation velocity and carrier velocity broken down into drift and diffusion velocities at bias B and (d) at bias E.



Fig. 8 Maximum  $f_{\text{max}}$  as a function of the  $R_{\text{th}}$ . It has been calculated within the 3<sup>rd</sup> quadrant of the coordinate plane  $(V_{qs}-V_D, V_{ds})$  with  $|V_{ds}|$ < 1 V. Without SHE,  $f_{\text{max}}$  can reach 65 GHz.

a result of self-heating, which is triggered at  $|V_{ds}| > 0.6$  V. Additionally, Fig. 5-7 also show the SHE impact on the different parameters of the GFET. At biases near maximum values of  $f_{max}$ , SHE are prominent and graphene temperature reaches  $\sim$ 700 K. Importantly, Fig. 8 shows that SHE degrade the value of  $f_{\text{max}}$ from 65 to 40 GHz, mainly due to a decrease in  $v_{drift}$ , which reduces  $g_{\rm m}$  from 0.4 to 0.3 mS  $\mu {\rm m}^{-1}$  despite the larger  $\nu_{\rm driff}/\nu_{\rm sat}$ ratio. This way, it can be concluded that high temperatures limit the RF performance of GFETs. Pop's model for thermal resistance<sup>22,33</sup> can estimate a reduction of up to 90% if the SiO<sub>2</sub> was substituted by a material like sapphire, which exhibits a thermal conductivity 30 times higher. This would mean an increase in  $f_{\text{max}}$  to almost the level of SHE-free GFETs, according to Fig. 8 and assuming that all the power is dissipated through the substrate. More details on the impact of SHE on RF performance can be found in Section S9 of the ESI.†

#### Conclusions

In this work we analyze the influence of carrier velocity saturation on the RF performance of GFETs by means of a driftdiffusion self-consistent simulator. The model includes a number of effects defining the current saturation, namely, the two-dimensional electrostatics, saturation velocity effects, and self-heating effects, which are especially relevant at short channels and/or large drain bias. First, we optimized the model parameters to fit the experimental DC characteristics of a prototype GFET. Then, the measured Y parameters were reproduced by fitting the values of the parasitic capacitances and the gate series resistance using the GFET small-signal equivalent circuit. We simulated the bias dependence of the measured RF FoMs and we discussed the role played by saturation velocity in defining the highest  $f_{\text{max}}$ . For biases far from the Dirac voltage, where the channel is unipolar and highly concentrated, a higher drift velocity results in a larger  $f_{\text{max}}$ . However, the largest  $f_{\text{max}}$  are located at biases close to the onset of bipolar conduction and far from the saturated velocity regime. In that scenario the pinch-off point is close to either the source or drain edge and drift velocity there is no longer saturated. This is caused by the combined effects of carrier concentration and total velocity, which are interdependent. Notably, we found a significant degradation of  $f_{
m max}$  at high drain

Paper Nanoscale Advances

biases because of the self-heating. Based on these results, further optimization of the GFET design for applications in advanced RF electronics can be done by selecting the appropriate bias and reducing the effects of self-heating.

#### **Authors contributions**

D. J., J. S. and A. V. conceived the study. P. C. F. conducted the research. F. P. and P. C. F. developed the theoretical models. C. S., L. B., A. V., A. G. and X. Y. developed the technology. X. Y. and M. B. contributed on device fabrication. A. V., M. A. and M. B. characterized fabricated devices. D. J., J. S., A. V., M. A., M. B. and P. C. F. contributed on the analysis of results. C. S. and L. B. grew high-quality chemical-vapour-deposited graphene. D. N. and M. O. developed advanced technology and carried out the transfer of graphene onto Si substrate. D. J., A. V., M. B. and P. C. F. wrote the manuscript. J. S., A. G. and F. P. provided feedback on the manuscript drafts.

#### Conflicts of interest

There are no conflicts to declare.

### Acknowledgements

This work was funded in part by the European Union's Horizon 2020 Research and Innovation Program under Grant GrapheneCore2 785219 and No. GrapheneCore3 881603, in part by the European Regional Development Funds (ERDR) allocated to the Programa Operatiu FEDER de Catalunya 2014-2020, with the support of the Secretaria d'Universitats i Recerca of the Departament d'Empresa I Coneixemment of the Generalitat de Catalunya for emerging technology clusters to carry out valorization and transfer of research results (reference of the GraphCAT project: 001-P001702). It has also been partially funded by the Ministerio de Economía y Competitividad under Grant TEC2015-67462-C2-1-R, in part by the Ministerio de Ciencia, Innovación y Universidades under grant RTI2018-097876-B-C21 (MCIU/AEI/FEDER, UE), in part in part by the Swedish Research Council under Grant No 2017-04504, and in part by the Academy of Finland.

#### References

- 1 K. Sengupta, T. Nagatsuma and D. M. Mittleman, Nat. Electron., 2018, 1, 622-635.
- 2 F. Schwierz, J. Pezoldt and R. Granzner, Nanoscale, 2015, 7, 8261-8283.
- 3 F. Schwierz, Proc. IEEE, 2013, 101, 1567-1584.
- 4 H. Wang, A. Hsu and J. Kong, IEEE Trans. Electron Devices, 2011, 58, 1523-1533.
- 5 K. S. Novoselov, a K. Geim, S. V Morozov, D. Jiang, M. I. Katsnelson, I. V Grigorieva, S. V Dubonos and A. A. Firsov, Nature, 2005, 438, 197-200.
- 6 K. I. Bolotin, K. J. Sikes, J. Hone, H. L. Stormer and P. Kim, Phys. Rev. Lett., 2008, 101, 096802.

- 7 K. D. Holland, N. Paydavosi, N. Neophytou, D. Kienle and M. Vaidvanathan, IEEE Trans. Nanotechnol., 2013, 12, 566-577.
- 8 F. Giubileo and A. Di Bartolomeo, Prog. Surf. Sci., 2017, 92,
- 9 Z.-Y. Ong and M. V Fischetti, Phys. Rev. B, 2012, 86, 121409.
- 10 S. Adam, E. H. Hwang, E. Rossi and S. Das Sarma, Solid State Commun., 2009, 149, 1072-1079.
- 11 Z.-Y. Ong and M. V Fischetti, Phys. Rev. B, 2013, 88, 045405.
- 12 H. Lyu, Q. Lu, J. Liu, X. Wu, J. Zhang, J. Li, J. Niu, Z. Yu, H. Wu and H. Qian, Sci. Rep., 2016, 6, 35717.
- 13 J. S. Moon, H.-C. Seo, M. Antcliffe, D. Le, C. McGuire, A. Schmitz, L. O. Nyakiti, D. K. Gaskill, P. M. Campbell, K.-M. Lee and P. Asbeck, IEEE Electron Device Lett., 2013, 34, 465-467.
- 14 E. Guerriero, P. Pedrinazzi, A. Mansouri, O. Habibpour, M. Winters, N. Rorsman, A. Behnam, E. A. Carrion, A. Pesquera, A. Centeno, A. Zurutuza, E. Pop, H. Zirath and R. Sordan, Sci. Rep., 2017, 7, 1-7.
- 15 I. Meric, C. R. Dean, S. J. Han, L. Wang, K. A. Jenkins, J. Hone and K. L. Shepard, Tech. Digest Int. Elect. Devices Meet., 2011,
- 16 C. Yu, Z. Z. He, Q. B. Liu, X. B. Song, P. Xu, T. T. Han, J. Li, Z. H. Feng and S. J. Cai, IEEE Electron Device Lett., 2016, 37,
- 17 Z. Guo, R. Dong, P. S. Chakraborty, N. Lourenco, J. Palmer, Y. Hu, M. Ruan, J. Hankinson, J. Kunc, J. D. Cressler, C. Berger and W. A. De Heer, Nano Lett., 2013, 13, 942-947.
- 18 S. Rodriguez, S. Vaziri, A. Smith, S. Fregonese, M. Ostling, M. C. Lemme and A. Rusu, IEEE Trans. Electron Devices, 2014, 61, 1199-1206.
- 19 O. Habibpour, J. Vukusic and J. Stake, IEEE Trans. Electron Devices, 2012, 59, 968-975.
- 20 G. I. Zebrev, A. A. Tselykovskiy, D. K. Batmanova and E. V. Melnik, IEEE Trans. Electron Devices, 2013, 60, 1799-
- 21 I. Meric, M. Y. Han, A. F. Young, B. Ozyilmaz, P. Kim and K. L. Shepard, Nat. Nanotechnol., 2008, 3, 654-659.
- 22 S. V. Suryavanshi and E. Pop, J. Appl. Phys., 2016, 120, 224503.
- 23 F. Pasadas and D. Jiménez, IEEE Trans. Electron Devices, 2016, 63, 2936-2941.
- 24 P. C. Feijoo, D. Jiménez and X. Cartoixà, 2D Mater., 2016, 3, 025036.
- 25 P. C. Feijoo, F. Pasadas, J. M. Iglesias, M. J. Martín, R. Rengel, C. Li, W. Kim, J. Riikonen, H. Lipsanen and D. Jiménez, Nanotechnology, 2017, 28, 485203.
- 26 J. G. Champlain, J. Appl. Phys., 2011, 109, 084515.
- 27 J. G. Champlain, Solid. State. Electron., 2012, 67, 53-62.
- 28 M. Bonmann, M. Asad, X. Yang, A. Generalov, A. Vorobiev, L. Banszerus, C. Stampfer, M. Otto, D. Neumaier and J. Stake, IEEE Electron Device Lett., 2019, 40, 131-134.
- 29 Y. Wu, X. Zou, M. Sun, Z. Cao, X. Wang, S. Huo, J. Zhou, Y. Yang, X. Yu, Y. Kong, G. Yu, L. Liao and T. Chen, ACS Appl. Mater. Interfaces, 2016, 8, 25645-25649.
- 30 V. Passi and J.-P. Raskin, Semicond. Sci. Technol., 2017, 32, 123004.

- 31 D. Kuylenstierna, M. Norling, A. Vorobiev, K. Reimann, D. Lederer, J. Raskin and S. Gevorgian, in *2007 IEEE/MTT-S International Microwave Symposium*, IEEE, 2007, pp. 2055–2058.
- 32 M. Bonmann, A. Vorobiev, M. A. Andersson and J. Stake, *Appl. Phys. Lett.*, 2017, **111**, 233505.
- 33 V. E. Dorgan, M.-H. Bae and E. Pop, *Appl. Phys. Lett.*, 2010, **97**, 082112.
- 34 J. Chauhan and J. Guo, Appl. Phys. Lett., 2009, 95, 1-4.
- 35 A. D. Liao, J. Z. Wu, X. Wang, K. Tahy, D. Jena, H. Dai and E. Pop, *Phys. Rev. Lett.*, 2011, **106**, 256801.
- 36 Y. Tsividis and C. McAndrew, *The MOS transistor*, Oxford University Press, New York, 3rd edn, 2012.
- 37 P. C. Feijoo, F. Pasadas, J. M. Iglesias, E. M. Hamham, R. Rengel and D. Jimenez, *IEEE Trans. Electron Devices*, 2019, **66**, 1567–1573.
- 38 M. Bonmann, M. Krivic, X. Yang, A. Vorobiev, L. Banszerus, C. Stampfer, M. Otto, D. Neumaier and J. Stake, *IEEE Trans. Electron Devices*, 2020, **67**, 1277–1284.

- 39 Q. Wilmart, M. Boukhicha, H. Graef, D. Mele, J. Palomo, M. Rosticher, T. Taniguchi, K. Watanabe, V. Bouchiat, E. Baudin, J. Berroir, E. Bocquillon, G. Fève, E. Pallecchi and B. Plaçais, *Appl. Sci.*, 2020, 10, 446.
- 40 Z. H. Feng, C. Yu, J. Li, Q. B. Liu, Z. Z. He, X. B. Song, J. J. Wang and S. J. Cai, *Carbon*, 2014, 75, 249–254.
- 41 R. Grassi, A. Gnudi, V. Di Lecce, E. Gnani, S. Reggiani and G. Baccarani, *IEEE Trans. Electron Devices*, 2014, **61**, 617–624.
- 42 E. Guerriero, L. Polloni, L. G. Rizzi, M. Bianchi, G. Mondello and R. Sordan, *Small*, 2012, **8**, 357–361.
- 43 S.-J. Han, K. A. Jenkins, A. Valdes Garcia, A. D. Franklin, A. A. Bol and W. Haensch, *Nano Lett.*, 2011, 11, 3690-3693.
- 44 R. Grassi, A. Gnudi, V. Di Lecce, E. Gnani, S. Reggiani and G. Baccarani, *Solid. State. Electron.*, 2014, **100**, 54–60.
- 45 F. Pasadas, W. Wei, E. Pallecchi, H. Happy and D. Jimenez, *IEEE Trans. Electron Devices*, 2017, **64**, 4715–4723.