# **Nanoscale Horizons**



## COMMUNICATION

View Article Online



Cite this: Nanoscale Horiz., 2024, 9.1990

Received 12th July 2024, Accepted 13th August 2024

DOI: 10.1039/d4nh00339i

rsc.li/nanoscale-horizons

# Processes to enable hysteresis-free operation of ultrathin ALD Te p-channel field-effect transistors†

Minjae Kim, Da Yongsu Lee, Kyuheon Kim, Giang-Hoang Pham, Kiyung Kim, Jae Hyeon Jun,a Hae-won Lee,a Seongbeen Yoon,a Hyeon Jun Hwang,c Myung Mo Sung o and Byoung Hun Lee \*\*

Recently, tellurium (Te) has been proposed as a promising p-type material; however, even the state-of-the-art results couldn't overcome the critical roadblocks for its practical applications, such as large I-V hysteresis and high off-state leakage current. We developed a novel Te atomic layer deposition (ALD) process combined with a TeO<sub>x</sub> seed layer and Al<sub>2</sub>O<sub>3</sub> passivation to detour the limitations of ptype Te semiconducting materials. Also, we have identified the origins of high hysteresis and off current using the 77 K operation study and passivation process optimization. As a result, a p-type Te field-effect transistor exhibits less than 23 mV hysteresis and a high field-effect mobility of 33 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> after proper channel thickness modulation and passivation. Also, an ultralow off-current of approximately 1  $\times$ 10<sup>-14</sup> A, high on/off ratios in the order of 10<sup>8</sup>, and a steep slope subthreshold swing of 79 mV dec<sup>-1</sup> could be achieved at 77 K. These enhancements strongly indicate that the previously reported high offstate current was originated from interfacial defects formed at the metal-Te contact interface. Although further studies concerning this interface are still necessary, the findings herein demonstrate that the major obstacles hindering the use of Te for ultrathin p-channel device applications can be eliminated by proper process optimization.

### 1. Introduction

Heterogeneous integration (HI) of multiple chips or monolithic 3D (M3D) integration of more functional circuit blocks in the

### New concepts

Developing an atomic layer deposition (ALD) technique of 2D tellurium (Te) is rarely reported because of the fundamentally low reactivity of the precursors. Therefore, reducing the thickness of ALD Te films has been difficult, making the formation of electrically suitable ultrathin Te very challenging. We report a novel Te ALD process combined with a TeOx seed layer and Al2O3 passivation to detour the limitations of p-type Te semiconducting materials. Generally, ALD Te shows a two-step growth stage during deposition, which is faster at the initial stage and slower at the later stage. The TeOx seed layer aids in forming a stable ultrathin film. As a result, a p-type Te field-effect transistor exhibits less than 23 mV hysteresis and a high field-effect mobility of 33 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> after proper channel thickness modulation and passivation. Additionally, systematical temperature dependent analysis was carried out using high quality Te, which strongly indicates that the previously reported high off-state current originated from interfacial defects formed at the metal-Te contact interface. These results provide new insights into forming 2D Te using ALD and demonstrate that the major obstacles hindering the use of Te for ultrathin p-channel device applications can be eliminated by proper process optimization.

back-end of line (BEOL) structure has become inevitable to overcome the physical scaling limit of silicon complementary metal-oxide-semiconductor (CMOS) technology. 1-4 With regard to both HI and M3D integration, novel technologies that can enable smart and efficient connections of chips or functional circuit blocks are necessary. Thus, various bridging technologies such as Intel's FOVEROS and embedded multi-die interconnect bridge (EMIB), inter-chip communication technologies such as peripheral component interconnect express (PCIe) and compute express link (CXL), and load distribution technologies, such as a processor in memory and logic in memory, are being actively developed. 5-11

The natural evolution of these technologies requires smarter interconnections, including reconfigurable interconnect and logic functions in BEOL or bridges. Various materials, such as transition metal dichalcogenides (TMDCs), oxide semiconductors, and graphene, have been studied for the low-temperature integration of logic devices that can be incorporated into

<sup>&</sup>lt;sup>a</sup> Department of Electrical Engineering, Pohang University of Science and Technology (POSTECH), 77, Cheongam-ro, Nam-gu, Pohang-si, Gyeongsangbuk-do 37673, Republic of Korea. E-mail: bhlee1@postech.ac.kr

<sup>&</sup>lt;sup>b</sup> Advanced Radiation Technology Institute, Korea Atomic Energy Research Institute, 29 Geumgu-gil, Jeongeup-si, Jeolabuk-do, 56212, Republic of Korea

<sup>&</sup>lt;sup>c</sup> Department of Chemistry, Hanyang University, Wangsimni-ro 222, Seongdong-gu, Seoul 04763, Republic of Korea

<sup>&</sup>lt;sup>d</sup> Department of Semiconductor Engineering, Mokpo National University, 1666, Yeongsan-ro, Cheonggye-myeon, Muan-gun, Jeollanam-do 58554, Republic of

<sup>†</sup> Electronic supplementary information (ESI) available. See DOI: https://doi.org/

Communication

heterogeneous or multilayer chip systems. For these applications, new channel materials must be deposited and processed at low fabrication temperatures to minimize their influence on existing chips or devices. 12 So far, various n-type semiconductors, including indium gallium zinc oxide (IGZO), zinc oxide (ZnO), and molybdenum disulfide (MoS<sub>2</sub>), have been proposed as new channel materials with reasonably satisfactory performances. 13-19 However, their counterpart p-type semiconductors with comparable performances are still a missing link and make complementary circuit design difficult. Thus, high-performance p-type inorganic semiconductors, which can be deposited on arbitrarily shaped three-dimensional surfaces, became one of the most wanted materials for future electronics.

Tellurium (Te), a material that belongs to the chalcogenide family, exhibits a high hole mobility owing to the hole pockets located near its valence band maxima. 20 Additionally, Te films comprising multiple one-dimensional (1D) Te helical chains, composed of covalently bonded Te atoms, have been constructed utilizing van der Waals interactions.<sup>21</sup> In the bulk state, Te is a narrow-bandgap material (0.35 eV). Te has been studied for thermoelectric applications owing to its high electrical conductivity and low thermal conductivity, as well as for photoelectric applications, piezoelectric effect and current-induced spin polarization. <sup>22-28</sup> Additionally, Te is being studied for various applications as a two-dimensional (2D) material across different fields. 29,30

Recently, Te has been investigated for field-effect transistor (FET) applications owing to its high mobility and air stability, despite its narrow-bandgap, which can induce a high offcurrent. 25,31-33 An initial study was reported using 2D Te flakes obtained using exfoliation or solution synthesis. 32,34,35 Various large-scale Te processes have been explored, especially targeting to obtain sub-10 nm Te because the bandgap of Te increases at sub-10 nm thickness. However, for thinner Te, large hysteresis, which is caused by an increased portion of trap at thinner film sizes, has become a major showstopper for device applications.36-41 Various studies have been conducted to reduce defects in Te channels using atomic layer deposition (ALD) and surface treatments. However, thickness reduction of ALD Te films has been difficult owing to the low reactivity of the precursors, so the formation of electrically suitable ultrathin Te remains very challenging.42

In this study, we successfully demonstrated the deposition of Te pFETs with ultrathin ALD Te (4.7 nm) on a 4-inch wafer at low temperatures (<200 °C), resulting in a high-performance Te channel layer with minimal hysteresis. The lowest hysteresis value  $\sim 23$  mV reported so far, a high on/off ratio (10<sup>8</sup>), an excellent subthreshold swing of 79 mV dec<sup>-1</sup>, and an ultralow off-current (10<sup>-14</sup> A) at 77 K were obtained. Furthermore, we identified that the high off-current observed in previous studies is primarily due to the interfacial defects formed at the metal-Te contact region. Our findings pave the way for the development of high-performance Te pFETs, which can be a breakthrough for various complementary circuit applications in heterogeneously integrated systems.

## 2. Experimental

#### 2.1 Thin film fabrication

A Te target (99.999%, iTASCO) was used to deposit the TeO<sub>r</sub> seed layers using reactive magnetron sputtering at room temperature. The base pressure was maintained at approximately  $3 \times 10^{-6}$  torr. Ar (30 sccm) and O (30 sccm) gas mixtures were used, maintaining a working pressure of 2 mTorr. The DC power was fixed at 20 W for 10 s to deposit 2 nm thick TeO<sub>x</sub>. For the ALD Te deposition on the TeO<sub>x</sub> seed layer at 80 °C, two liquid-phase precursors, namely, BTMS-Te (Thermo Fisher Scientific) and Te ethoxide (Thermo Fisher Scientific), were used. Te ethoxide was heated at 80 °C, and Ar (50 sccm) gas was employed for the purging step. Each ALD cycle comprised 4 s BTMS-Te exposure, 10 s hold time, and 20 s Ar purge followed by 60 s Te ethoxide exposure, 10 s hold time, and 40 s Ar purge.

#### 2.2 Thin film characterization

An Oxford Instruments Jupiter XR AFM was used for the surface morphology and thickness measurements. For the KPFM measurements on the Ni and Te surfaces, the same AFM was used with a Ti/Ir (5/20 nm)-coated tip (ASYELEC-01-R2, Asylum Research). FE-SEM (JSM-7800F Prime, JEOL) was used to monitor the quality of the Te surface at the microscopic level at an accelerating voltage of 5 kV. HR-TEM images and FFT patterns were acquired using a JEOL JEM-2200FS TEM microscope that operates at 200 kV. A Thermo Scientific Nexsa G2 XPS with an Al Kα beam, exhibiting a 400 µm spot size and 50 eV pass energy, was used to record the XPS spectra. Depth profiling with an Ar ion beam was conducted for up to 320 s. Survey scans and narrow scans of the O 1s, Te 3d<sub>5/2</sub>, and Te 3d<sub>3/2</sub> peaks were performed and fitted with the relevant peaks. A UV-visible (vis) spectrometer (V-670, SEMES/JASCO) was used to measure the transmittance and absorbance of the Te films at a scan speed of 200 nm min<sup>-1</sup>. The optical bandgaps were extracted from the absorbance spectra using a Tauc plot.

### 2.3 Te FET fabrication

First, 300 nm SiO<sub>2</sub>/p<sup>++</sup>Si substrates (100 mm in diameter) were sequentially cleaned using acetone, methanol, and distilled water for 5 min with sonication. Subsequently, the SiO<sub>2</sub> layer was patterned and dry-etched using an ion-coupled plasma reactive-ion-etch (ICP-RIE) process with Ar and CF4 gases to form a 70 nm SiO<sub>2</sub> trench. Subsequently, Ti/Al (10/60 nm) was electron beam-evaporated into the trench region to fabricate the buried-gate formation, and this was followed by chemicalmechanical polishing to flatten the surface. Thereafter, 12 nm Al<sub>2</sub>O<sub>3</sub> gate dielectric was deposited using ALD at 200 °C. For the channel formation, a TeO<sub>x</sub> seed layer was sputtered and Te was deposited using ALD. The channel regions were patterned using ICP-RIE with an Ar and CF4 gas mixture. Following photoresist stripping, source/drain metal (Ni, 50 nm) electrodes were formed using a liftoff process. For passivation, 10 nm Al<sub>2</sub>O<sub>3</sub> was deposited at 150 °C. Finally, for the measurements, the contact pad opening was performed via the wet etching of Al<sub>2</sub>O<sub>3</sub> on the gate, source, and drain electrodes using Nanoscale Horizons Communication

ammonium hydroxide. All patterning processes were performed using contact photolithography, and the channel width (W) and length (L) were 10 and 5  $\mu$ m, respectively.

#### 2.4 Te FET characterization

A semiconductor parameter analyzer (Keithley 4200A) was used to analyze the I-V characteristics of the Te pFETs. Low-temperature measurements were performed in a liquid nitrogen-cooled chamber with a temperature controller (MSTECH, MST-1000H). The field-effect mobility is estimated to be  $\mu_{FE} = g_{\rm m}L/WC_{\rm OX}V_{\rm d}$ , where  $g_{\rm m}$ denotes the transconductance, L denotes the channel length, W denotes the channel width, Cox denotes the gate-oxide capacitance, and  $V_d$  is the drain voltage. The subthreshold swing was calculated as SS =  $dV_g/d\log(I_d)$ , and the threshold voltage was extracted using the linear extrapolation method. I-V hysteresis was calculated using the threshold voltage difference between forward and backward sweep, and the interface trap density was calculated

as  $D_{\rm it} = \frac{C_{\rm OX}}{q} \bigg[ \frac{q{\rm SS} \ln 10}{kT} - 1 \bigg]$  , where q denotes the electron charge and k denotes the Boltzmann constant.<sup>43</sup>

## 3. Results and discussion

A schematic of the Te formation process is illustrated in Fig. 1(a). The quality of the Te ALD process is strongly influenced by the surface conditions because of the low reactivity of the Te precursors, namely bis(trimethylsilyl) telluride (BTMS-Te) and Te ethoxide; this impedes the initial nucleation site formation on non-treated surfaces.<sup>42</sup> We utilized a 2 nm sputterdeposited TeOx seed layer to facilitate the deposition of a few layers of Te. The TeO<sub>x</sub> seed layer was patterned using a liftoff process, and then the ALD Te process was performed at 80 °C using two liquid-phase precursors—BTMS-Te and Te ethoxide. The anticipated chemical reaction of ALD Te is as follows:

$$2\text{Te}(\text{SiMe}_3)_2 + \text{Te}(\text{OEt})_4 \rightarrow 3\text{Te} + 4\text{Me}_3\text{Si-OEt}$$
 (1)

During the ALD process, a 10 s hold time was incorporated after each precursor cycle to provide sufficient reaction time for the low-adhesion precursors, particularly Te ethoxide, which has a low vapor pressure. Thus, our ALD process comprised a BTMS-Te dose-hold-purge and a Te ethoxide dose-hold-purge for each cycle. Finally, after the ALD process, 10 nm Al<sub>2</sub>O<sub>3</sub> was deposited as a passivation and oxygen scavenging layer.

In the region having the  $TeO_x$  seed layer, the presence of sufficient nucleation sites facilitated the surface reactions between BTMS-Te and TeOx. Once BTMS-Te was adsorbed on the seed layer, Te ethoxide reacted with the surface reactants, resulting in the formation of Te films. In contrast, no noticeable Te deposition was observed in the bare silicon region because of the poor adsorption of BTMS-Te on the silicon surface, matching with the observations shown in Fig. 1(b) (and Fig. S1 of the ESI†). The stable and reproducible selective deposition of Te indicates that the presence of the  $TeO_x$  seed layer is a critical factor in providing sufficient nucleation sites for the initial growth stages, enabling the selective deposition process.

To emphasize the selective deposition characteristics, ALD of Te was performed on a glass substrate to visually demonstrate selective deposition. First, a TeOx seed layer was deposited and patterned. Subsequently, ALD of Te was performed. As the number of deposition cycles increased, the color contrast became increasingly evident, as shown in Fig. 1(c).

The thickness and surface roughness of Te layers shown in Fig. 1(b) were analyzed using atomic force microscopy (AFM) (Fig. 1(d) and Fig. S2 of the ESI $\dagger$ ). The thickness of the TeO<sub>x</sub> seed layer is 2 nm, and the total thickness of the Te layer including the seed layer linearly increases from 4.7 nm to 9.8 nm after 20 and 160 cycles of ALD. The average growth per cycle (GPC) is  $\sim 0.48$  Å, which is similar to the value reported in the previous work. 42 The root-mean-square (RMS) roughness values measured via AFM increase from 0.47 nm at 20 cycles to 1.43 nm at 160 cycles.

X-ray photoelectron spectroscopy (XPS) analyses were performed at various stages of the Te deposition (after TeOx, Te/ TeO<sub>x</sub>, and the Al<sub>2</sub>O<sub>3</sub> passivation layer/Te/TeO<sub>x</sub>) to investigate the oxidation state of Te using the Te<sup>4+</sup> state (Fig. 1(e) and Fig. S3 of the ESI†). The TeO<sub>r</sub> seed layer exhibited the highest Te<sup>4+</sup> content, with a Te:O ratio of 1:1.48. The Te deposited on the seed layer exhibited a reduction in the oxidized Te portion, that is, a lower Te<sup>4+</sup> ratio. Highly intrinsic Te was observed after passivation. The reduction of Te4+ states after passivation indicates that oxygen from the Te layer was absorbed into the Al<sub>2</sub>O<sub>3</sub> layer during the ALD process at 150 °C. The oxygen scavenging effect of the ALD process is well-known; however, this process was particularly effective to the ALD deposited Te owing to its fundamental nanometer level controllability. 37,38,44 The depth profile of the atomic components of the Al<sub>2</sub>O<sub>3</sub> passivation layer/Te/TeO<sub>x</sub> stack showed the presence of a Te layer in the middle of the film stack with a very low oxygen concentration, confirming the XPS analysis results (Fig. S4 of the ESI†).

Single-crystal Te comprises helical Te chains bonded by van der Waals forces in a hexagonal lattice, as shown in Fig. 2(a). Cross-sectional high-resolution transmission electron microscopy (HR-TEM) was used to investigate the crystalline structure of the Al<sub>2</sub>O<sub>3</sub> passivated Te film at the atomic level (Fig. 2(b)). As illustrated in Fig. 2(c), the presence of hexagonal Te was verified within the Te crystal domain, which is characterized by a lattice spacing of approximately 3.26 Å. The corresponding fast Fourier transform (FFT) pattern also confirms the highly crystalline structure with a bright sharp diffraction pattern in the yellow circle.

Fig. 3(a) and (b) shows the schematic structure and the topdown SEM image of the Te pFET. Further details of the device fabrication processes are provided in the Methods section and Fig. S5 of the ESI.† The buried-gate structure is used to minimize the influence of source/drain underlapping. The thickness of the Al<sub>2</sub>O<sub>3</sub> gate dielectric deposited on the buriedgate electrode is 12 nm (equivalent oxide thickness (EOT) = 5.2 nm). The Te channel thicknesses varied from 4.7 nm to 9.8 nm. To emphasize the large-scale process integration capability, devices fabricated on a 4-inch Si wafer are shown in

Communication

**(b)** (a) On SiO<sub>2</sub> TeO, On SiO, 20 cy 1. TeO, layer formation 2. BTMS-Te dosing 3. Purge 100 ni On SiO 40 cy On SiO 160 cy 4. Te ethoxide dosing 5. Purge 6. Al<sub>2</sub>O<sub>3</sub> passivation (c) ALD cycle # Al<sub>2</sub>O<sub>3</sub> ъ: TeO<sub>x</sub> • : Te • : Oxygen 🗱 : BTMS-Te 🌉 : Te ethoxide 20 40 160 (d) (e) 16 Te<sup>4†</sup> Te<sup>0</sup> Te<sup>0</sup> Thickness Te<sup>0</sup> Roughness Thickness (nm) roughness a. ntensity 1.0 Te4-Te 0.0

Fig. 1 Defect deficient Te thin film formation via ALD. (a) Schematic process sequence of the ALD process on the seed layer, followed by Al<sub>2</sub>O<sub>3</sub> passivation. (b) Top-down SEM images of Te deposited on TeO<sub>x</sub>-patterned samples from 0 cycles to 160 cycles. In each of the four sections, the left side of the SEM image displays deposition results on bare SiO2, while the right side shows the results on the region having the seed layer. (c) Photographs displaying the color change at the  $TeO_x$  regions as the cycle of Te deposition increases. (d) Thickness and surface roughness (RMS) of Te including the seed layer, measured by AFM, after 0 to 160 cycles of ALD. (e) XPS spectra of Te 3d<sub>5/2</sub>, including the TeO<sub>x</sub> layer, the Te layer on TeO<sub>x</sub>, and the Al<sub>2</sub>O<sub>3</sub> passivated Te layer from left to right.

578 576 574 572

578 576 574

Binding energy (eV)

572

Fig. 3(c). For the statistical analysis, at least 25 devices are measured for each thickness group. Typical Te pFETs show a huge hysteresis as shown in Fig. 3(d), ranging from 1 V at 160 cycles to 2.81 V at 20 cycles. Since hysteresis hinders proper circuit operation, it is crucial to minimize the hysteresis for practical applications. However, previously reported Te pFETs still showed a significant amount of hysteresis even after passivation. In our work, we were able to achieve near hysteresis-free transfer characteristics for a 4.7 nm Te channel

20

40

160

80

ALD cycles (#)

case, as shown in Fig. 3(e). After the passivation, due to the oxygen scavenging effect by the TMA precursor during the Al<sub>2</sub>O<sub>3</sub> passivation process, the hysteresis values of 4.7 nm Te devices substantially decreased by 128 times, from 3000  $\pm$  53 mV to 23  $\pm$  1.1 mV. The Te thickness dependence of hysteresis reduction indicates that the hysteresis is indeed related to oxygen-induced defects, which were more effectively eliminated at the thickness below a certain diffusion limit (Fig. 3(f) and Fig. S6 of the ESI†). For the devices showing the near

578 576 574 572 570



Fig. 2 Crystal structure analysis of Te at the atomic level. (a) Structure of hexagonal Te. (b) Cross-sectional HR-TEM image of the Al<sub>2</sub>O<sub>3</sub> passivation layer/ 4.7 nm Te/TeO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub> gate dielectric stack. (c) Enlarged image of the white box in (b), highlighting the hexagonal Te structure with a d-spacing of 0.326 nm at the (101) plane; the inset image shows the FFT pattern and the yellow circled pattern indicates the (101) plane.



Fig. 3 Electrical characteristics of Te pFETs investigated as a function of the Te channel thickness. (a) Schematic structure of the buried-gated Te pFET. (b) Top-view SEM image of the Te pFET with a channel length of 5 μm and a width of 10 μm. (c) Optical image of Te pFETs on 4-inch Si wafer. (d) Transfer curves of unpassivated Te pFET with different Te channel thicknesses from  $4.7 \, \text{nm}$  to  $9.8 \, \text{nm}$ , measured at a drain voltage of  $-1 \, \text{V}$ . (e) The transfer curves of the Te pFETs, measured after Al<sub>2</sub>O<sub>3</sub> passivation, exhibit a significant decrease in the hysteresis. (f) Extracted hysteresis of unpassivated (black spheres) and passivated (blue spheres) Te pFETs. (q) Normalized hysteresis vs. Te channel thickness of the present study together with previous works. (h) On/off ratio (black spheres) and field-effect mobility (red spheres) of  $Al_2O_3$  passivated Te pFETs, shown as a function of the Te channel thickness. (i) Subthreshold swing and  $V_{th}$  shown as a function of the Te channel thickness.

9.8

4.7

6.2

Channel thickness (nm)

9.8

6.2

Channel thickness (nm)

hysteresis-free operation, the interface defect density was reduced to  $2.56 \times 10^{12}$  cm<sup>-2</sup> from  $8.08 \times 10^{12}$  cm<sup>-2</sup>, after the passivation for the 4.7 nm Te case. Fig. 3(g) compares the relative differences between the hysteresis of our device and that of previously reported Te pFETs. The hysteresis values of prior works shown in Fig. 3(g) were estimated from the published data, normalized by the EOT. This comparison clearly shows that the hysteresis could be drastically reduced by using the ALD process with the passivation, which could be more effective for thinner Te cases.

4.7 6.2 8

Channel thickness (nm)

9.8

6 8 10

Te thickness (nm)

As the Te film thickness decreased, the optical bandgap, which is extracted from the absorption spectra, increased as expected, and the off-current decreased owing to the increase in the Schottky barrier height (SBH) at the source/drain contact (Fig. S7 of the ESI†). Due to the increment in the bandgap for thinner Te channels, the on/off ratio increased rapidly from  $1.5 \times 10^3$  to  $6.8 \times 10^4$ . Thus, the device operation becomes increasingly stable with thinner Te channels. The hole mobility rapidly decreased from 96  $\pm$  2.1 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at 9.8 nm to 33.2  $\pm$ 1.4 cm $^2$  V $^{-1}$  s $^{-1}$  at 4.7 nm (Fig. 3(h)). The lower hole mobility with a larger bandgap is an intuitively correct trend. Thus, the higher mobility values reported in the literature may be related to greater Te channel thicknesses. 36,39,42 The hole mobility of  $33.2 \pm 1.4 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  for 4.7 nm Te is still a considerably high value compared with those of other p-type semiconductor materials of comparable thickness. The subthreshold swing also improved to 0.44 V dec<sup>-1</sup> for a 4.7 nm Te channel from

0.98 V dec<sup>-1</sup> for a 9.8 nm Te channel, whereas the threshold voltage  $(V_{th})$  increased to -1.35 V from -0.37 V (Fig. 3(i)). Even though the substantial hysteresis reduction for the 4.7 nm Te pFET is an important process for practical device applications, the threshold voltage over -1 V is still a technical concern; therefore, further study is necessary to determine the appropriate method to modulate the V<sub>th</sub> value to ensure the compatibility of the Te pFET with silicon CMOS technology. The electrical characteristics of the Te pFETs were analyzed in detail over a range of operating temperatures from 77 to 300 K to further investigate the origin of high off-current, high  $V_{th}$ , and hysteresis (Fig. 4(a)). Al<sub>2</sub>O<sub>3</sub> passivated devices with a 4.7 nm Te channel are used for this study. As the temperature decreased, both on current and off current decreased gradually, but the off-current decreased much more abruptly. As a result, the on/ off ratio was improved from  $6.8 \times 10^4$  at 300 K to  $2.7 \times 10^8$  at 77 K. At 100 K, the off-state current decreased below the subpicoampere level, indicating that the device characteristics, particularly the subthreshold region observed at temperatures above 150 K, are primarily dominated by the high-temperatureactivated diffusion current. Fig. 4(b) shows that the field-effect mobility decreased to 13.2 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at 77 K owing to lower carrier injection, which is induced by high SBH at low temperatures. These are the typical behaviors of metal-oxidesemiconductor field-effect transistors (MOSFETs) having direct metal-semiconductor contacts, that is, the Schottky barrier FETs (SBFETs). 45,46 When the thickness of Te decreases to a

Communication

(a) **(b)** (c) 10-10<sup>9</sup> 250 K 0.4 Drain current (A/μm) 200 K 10<sup>-6</sup> 0.3 150 K 10<sup>8</sup> 100 K 10-8 10 10<sup>-10</sup> 100 150 200 250 10<sup>6</sup> 10<sup>-12</sup> V<sub>th</sub> (V) 10<sup>5</sup> 10-14 10 100 150 200 250 300 -2 -1 0 1 100 150 200 250 300 Temperature (K) Gate voltage (V) Temperature (K) (d) (e) 10-10 Drain current (A/µm) Drain current (A/μm) 10<sup>-6</sup> 10-8 10-8 10<sup>-10</sup> 10-10 10<sup>-12</sup> 10<sup>-12</sup>

Fig. 4 Temperature-dependent electrical characteristics of Te pFETs. (a) Transfer curves of 4.7 nm Te pFET measured over the range of 77 K to 250 K. (b) Temperature dependence of the on/off ratio (black spheres) and field-effect mobility (red spheres). (c) Subthreshold swing and threshold voltage. Drain voltage dependence of transfer curves measured at (d) 300 K and (e) 77 K.

2

Gate voltage (V)

few nanometers, the metal-Te contacts become a larger portion of current conduction, resulting in the formation of SBFETs. In the case of SBFETs, the mobility values extracted for low temperature cases have a strong series resistance component due to the thermally activated defects. Thus, the actual mobility value of Te FETs would be higher than the values shown in Fig. 4(b).

The subthreshold swing of Te pFETs was reduced to 79 mV  $dec^{-1}$  at 77 K from 440 mV  $dec^{-1}$  at 300 K (Fig. 4(c)). The significant swing reduction as a function of temperature confirms that additional current components activated at higher temperatures dominate the subthreshold region. We assume that the defects mediating the higher off current are present near the Schottky barrier region because the injection current via these defects can be strongly influenced by the temperature. Interestingly, both the on-current and the offcurrent were strongly modulated by the drain bias at high temperatures, as shown in Fig. 4(d). This is significantly different from the typical characteristics of a silicon long channel MOSFET where the only on-current is modulated by the drain bias. Again, these abnormal behaviors can be explained if the Te pFET is an SBFET where the effective Schottky barrier height is modulated by the drain bias. Then, the strong  $V_d$  dependence of the on- and off-currents can be attributed to the field-induced current injection via the defect sites near the metal-Te contact. As expected from our assumption, because these defect sites can be deactivated at low temperatures, the influence of drain bias on the off-current decreased in the low temperature cases (Fig. 4(e)).

2

Gate voltage (V)

Based on the device operation scheme discussed above, we analyzed the transport characteristics of the Te pFET using the SBFET model.<sup>43</sup> The SBH between Ni and Te was determined using the reverse-bias thermionic emission equation<sup>47</sup> as follows:

$$I_{\rm d} = AA^*T^{1.5}e^{-\frac{q\phi_{\rm B}}{kT}}\left(1 - e^{-\frac{qV_{\rm d}}{kT}}\right),$$
 (2)

where  $I_d$  denotes the drain current, A denotes the contact area,  $A^*$ is the Richardson constant, q denotes the magnitude of the electron charge, T denotes the temperature,  $\phi_{\rm R}$  represents the effective SBH, k is the Boltzmann constant, and  $V_d$  denotes the drain voltage. Thus, using the subthreshold leakage current in the region that corresponds to the gate voltage  $V_g = -2.5$  to 1 V, the Arrhenius plot of  $ln(I_d/T^{1.5})$  versus 1000/T is plotted in Fig. 5(a). The activation energy  $(E_A)$  was extracted from the slope of this plot. As  $V_g$  is varied from positive to negative values,  $E_A$  varies linearly until  $V_{\rm g}$  reaches the flat-band voltage. After the flat-band voltage,  $E_A$  exhibits nonlinear behavior, and the corresponding  $E_A$ value at this point is equal to the effective SBH. For the  $V_d = -0.1 \text{ V}$ case, the extracted effective SBH is 79.2 meV with -0.15 V of the flat-band voltage (Fig. 5(b)). Using the SBHs extracted at different  $V_{\rm d}$  values, an SBH value of approximately 84.2 meV at zero bias can be obtained, as shown in Fig. 5(c). Using the surface potential value measured with Kelvin probe force microscopy (KPFM) and the work function of Ni measured with ultraviolet photoelectron



Fig. 5 Transport mechanism investigation through effective Schottky barrier analysis. (a) Arrhenius plot measured at a drain voltage of -0.1 V and a gate voltage in the subthreshold region from -2.5 V to 1 V. (b) Gate bias-dependent activation energy extracted from the slopes of the curves shown in (a). An effective SBH of 79.2 meV was extracted at a flat-band voltage of -0.15 V. (c) SBH extracted as a function of the drain voltages. Linear extrapolation results in a zero-drain bias SBH of approximately 84.2 meV. (d) Theoretical band alignment of Te and Ni without contact. (e) Energy band diagrams that show the role of defects at the Schottky contact. The three cases show the differences of SBH at different temperatures and biases

spectroscopy (UPS), an ideal band diagram can be constructed (Fig. 5(d) and Fig. S8 and S9, ESI†). The ideal SBH of 310 meV is much higher than the experimentally extracted value of  $\sim$  84.2 meV. This discrepancy can be explained by assuming the presence of interfacial defects, which reduce the effective SBH, as illustrated by the energy band diagrams (Fig. 5(e)). Without gate and drain bias, the band alignment should be in an equilibrium state with the SBH close to the ideal value. However, due to the intervention of thermally activated defect states, effective SBH is lowered to 82 meV at 300 K. When a drain bias is applied, the low effective SBH at the metal/Te junction becomes a source of the strong off state leakage current. On the other hand, at 77 K, the effective SBH is restored because most of the oxygen induced defects residing in the metal/Te interface region are deactivated and the off state current decreases to a level of 10 fA. At this point, there is no direct evidence relating the thermally activated interface trap states with oxygen-induced defects in the Te channel region. Yet, it is reasonable to assume that the Te region under the metal contact is less likely influenced by the passivation process because the passivation was only effective for the 4.7 nm Te channel. Thus, the oxygen induced defects under the metal

contact most likely originated from thermally activated defects causing the bias dependent off-current at room temperature.

## 4. Conclusions

We successfully demonstrated the hysteresis-free intrinsic operation of a Te pFET by realizing ultrathin atomic layer deposition of Te (4.7 nm). The entire fabrication process was performed at low temperatures (<200 °C), opening possible applications for HI and monolithic 3D integration with largescale scalability. We identified oxygen as the primary source of instability in Te devices and achieved an extremely low hysteresis of 23 mV with 4.7 nm Te. Our results indicate that the high off-current, high mobility, and high on-current values reported in previous studies can be attributed to the defect-induced field injection current at the Schottky contact of Te FETs. Nearintrinsic device operation of properly passivated Te pFETs, such as an ultralow off-current of approximately  $1 \times 10^{-14}$  A at 2 V, a high on/off ratio of approximately  $3 \times 10^8$ , and a subthreshold swing of 79 mV dec<sup>-1</sup> at 77 K, indicates that the ideal device

characteristics of Te pFETs are competitive. For further study, we suggest that the oxygen induced defects in the Te-metal contact should be minimized to realize the ideal device operation at room temperature.

## **Author contributions**

Communication

M. K. and B. H. L. conceived the idea and designed the experiments. G.-H. P., M. M. S., and B. H. L. supported the resources. M. K. executed the experiments and performed material characterization studies and electrical characteristic measurements. M. K. and B. H. L. co-wrote the manuscript, and all authors were involved in the discussions.

## Data availability

The data supporting this article have been included as part of the ESI.† The authors will supply the relevant data in response to reasonable requests.

## Conflicts of interest

There are no conflicts to declare.

## Acknowledgements

This research was supported by the Nanomaterials Development Program (2022M3H4A1A04096496) and the Innovative Research Center Program (no. RS-2023-00260527) through the National Research Foundation of Korea (NRF), funded by the Ministry of Science and ICT (MSIT), Korea.

### Notes and references

- 1 K. Banerjee, S. J. Souri, P. Kapur and K. C. Saraswat, *Proc. IEEE*, 2001, **89**, 602–633.
- 2 A. B. Sachid, M. Tosun, S. B. Desai, C.-Y. Hsu, D.-H. Lien, S. R. Madhvapathy, Y.-Z. Chen, M. Hettick, J. S. Kang, Y. Zeng, J.-H. He, E. Y. Chang, Y.-L. Chueh, A. Javey and C. Hu, *Adv. Mater.*, 2016, 28, 2547–2554.
- 3 R. Clark, K. Tapily, K.-H. Yu, T. Hakamata, S. Consiglio, D. O'Meara, C. Wajda, J. Smith and G. Leusink, *APL Mater.*, 2018, **6**(5), 058203.
- 4 J.-K. Chang, H.-P. Chang, Q. Guo, J. Koo, C.-I. Wu and J. A. Rogers, *Adv. Mater.*, 2018, **30**, 1704955.
- 5 R. Mahajan, R. Sankman, N. Patel, D. W. Kim, K. Aygun, Z. Qian, Y. Mekonnen, I. Salama, S. Sharan, D. Iyengar and D. Mallik, Presented at 2016 IEEE 66th Electronic Components and Technology Conference (ECTC), 31 May-3 June 2016, 2016.
- 6 C. Prasad, S. Chugh, H. Greve, I. C. Ho, E. Kabir, C. Lin, M. Maksud, S. R. Novak, B. Orr, K. W. Park, A. Schmitz, Z. Zhang, P. Bai, D. B. Ingerly, E. Armagan, H. Wu, P. Stover, L. Hibbeler, M. O'Day and D. Pantuso, Presented at 2020 IEEE International Reliability Physics Symposium (IRPS), 28 April–30 May 2020, 2020.

- 7 R. Munoz, Presented at 2023 International VLSI Symposium on Technology, Systems and Applications (VLSI-TSA/VLSI-DAT), 17–20 April 2023, 2023.
- 8 H. Kudo, M. Akazawa, S. Yamada, M. Tanaka, H. Iida, J. Suzuki, T. Takano and S. Kuramochi, Presented at 2019 International Conference on Electronics Packaging (ICEP), 17–20 April 2019, 2019.
- 9 A. Sebastian, M. Le Gallo, R. Khaddam-Aljameh and E. Eleftheriou, *Nat. Nanotechnol.*, 2020, **15**, 529–544.
- C. Liu, H. Chen, S. Wang, Q. Liu, Y.-G. Jiang, D. W. Zhang,
  M. Liu and P. Zhou, *Nat. Nanotechnol.*, 2020, 15, 545–557.
- 11 D. Ielmini and H. S. P. Wong, *Nat. Electron.*, 2018, **1**, 333–343.
- 12 M. Vinet, P. Batude, C. Tabone, B. Previtali, C. LeRoyer, A. Pouydebasque, L. Clavelier, A. Valentian, O. Thomas, S. Michaud, L. Sanchez, L. Baud, A. Roman, V. Carron, F. Nemouchi, V. Mazzocchi, H. Grampeix, A. Amara, S. Deleonibus and O. Faynot, *Microelectron. Eng.*, 2011, 88, 331–335.
- 13 S.-X. Guan, T. H. Yang, C.-H. Yang, C.-J. Hong, B.-W. Liang, K. B. Simbulan, J.-H. Chen, C.-J. Su, K.-S. Li, Y.-L. Zhong, L.-J. Li and Y.-W. Lan, npj 2D Mater. Appl., 2023, 7, 9.
- 14 B. Nasr, D. Wang, R. Kruk, H. Rösner, H. Hahn and S. Dasgupta, Adv. Funct. Mater., 2013, 23, 1750-1758.
- 15 B. K. Sharma, A. Stoesser, S. K. Mondal, S. K. Garlapati, M. H. Fawey, V. S. K. Chakravadhanula, R. Kruk, H. Hahn and S. Dasgupta, ACS Appl. Mater. Interfaces, 2018, 10, 22408–22418.
- 16 W. Honda, S. Harada, S. Ishida, T. Arie, S. Akita and K. Takei, Adv. Mater., 2015, 27, 4674–4680.
- 17 L. Tong, J. Wan, K. Xiao, J. Liu, J. Ma, X. Guo, L. Zhou, X. Chen, Y. Xia, S. Dai, Z. Xu, W. Bao and P. Zhou, *Nat. Electron.*, 2023, 6, 37–44.
- 18 D. K. Polyushkin, S. Wachter, L. Mennel, M. Paur, M. Paliy, G. Iannaccone, G. Fiori, D. Neumaier, B. Canto and T. Mueller, *Nat. Electron.*, 2020, 3, 486–491.
- 19 A. Nourbakhsh, A. Zubair, R. N. Sajjad, A. K. G. Tavakkoli, W. Chen, S. Fang, X. Ling, J. Kong, M. S. Dresselhaus, E. Kaxiras, K. K. Berggren, D. Antoniadis and T. Palacios, *Nano Lett.*, 2016, 16, 7798–7806.
- 20 H. Peng, N. Kioussis and G. J. Snyder, *Phys. Rev. B: Condens. Matter Mater. Phys.*, 2014, **89**, 195206.
- 21 A. von Hippel, J. Chem. Phys., 1948, 16, 372-380.
- 22 A. Coker, T. Lee and T. P. Das, *Phys. Rev. B: Condens. Matter Mater. Phys.*, 1980, **22**, 2968–2975.
- 23 M. S. Dresselhaus, G. Chen, M. Y. Tang, R. G. Yang, H. Lee, D. Z. Wang, Z. F. Ren, J.-P. Fleurial and P. Gogna, *Adv. Mater.*, 2007, **19**, 1043–1053.
- 24 G. Qiu, S. Huang, M. Segovia, P. K. Venuthurumilli, Y. Wang, W. Wu, X. Xu and P. D. Ye, *Nano Lett.*, 2019, 19, 1955–1962.
- 25 M. Amani, C. Tan, G. Zhang, C. Zhao, J. Bullock, X. Song, H. Kim, V. R. Shrestha, Y. Gao, K. B. Crozier, M. Scott and A. Javey, ACS Nano, 2018, 12, 7253–7263.
- 26 Q. Wang, M. Safdar, K. Xu, M. Mirza, Z. Wang and J. He, *ACS Nano*, 2014, **8**, 7497–7505.

Nanoscale Horizons Communication

- 27 D. Royer and E. Dieulesaint, *J. Appl. Phys.*, 1979, **50**, 4042–4045.
- 28 V. A. Shalygin, A. N. Sofronov, L. E. Vorob'ev and I. I. Farbshtein, *Phys. Solid State*, 2012, **54**, 2362–2373.
- 29 W. Tao, N. Kong, X. Ji, Y. Zhang, A. Sharma, J. Ouyang, B. Qi, J. Wang, N. Xie, C. Kang, H. Zhang, O. C. Farokhzad and J. S. Kim, *Chem. Soc. Rev.*, 2019, 48, 2891–2912.
- 30 J. Pang, S. Peng, C. Hou, X. Wang, T. Wang, Y. Cao, W. Zhou, D. Sun, K. Wang, M. H. Rümmeli, G. Cuniberti and H. Liu, *Nano Res.*, 2023, 16, 5767–5795.
- 31 R. W. Dutton and R. S. Muller, *Proc. IEEE*, 1971, **59**, 1511–1517.
- 32 Y. Wang, G. Qiu, R. Wang, S. Huang, Q. Wang, Y. Liu, Y. Du, W. A. Goddard, M. J. Kim, X. Xu, P. D. Ye and W. Wu, *Nat. Electron.*, 2018, 1, 228–236.
- 33 P. K. Weimer, Proc. IEEE, 1964, 52, 608-609.
- 34 H. O. H. Churchill, G. J. Salamo, S.-Q. Yu, T. Hironaka, X. Hu, J. Stacy and I. Shih, *Nanoscale Res. Lett.*, 2017 12, 488.
- 35 Z. Xie, C. Xing, W. Huang, T. Fan, Z. Li, J. Zhao, Y. Xiang, Z. Guo, J. Li, Z. Yang, B. Dong, J. Qu, D. Fan and H. Zhang, Adv. Funct. Mater., 2018, 28, 1705833.
- 36 C. Zhao, C. Tan, D.-H. Lien, X. Song, M. Amani, M. Hettick, H. Y. Y. Nyein, Z. Yuan, L. Li, M. C. Scott and A. Javey, *Nat. Nanotechnol.*, 2020, 15, 53–58.

- 37 T. Kim, C. H. Choi, P. Byeon, M. Lee, A. Song, K.-B. Chung, S. Han, S.-Y. Chung, K.-S. Park and J. K. Jeong, *npj 2D Mater*. *Appl.*, 2022, 6, 4.
- 38 T. Kim, C. H. Choi, S. E. Kim, J. K. Kim, J. Jang, S. Choi, J. Noh, K. S. Park, J. Kim, S. Yoon and J. K. Jeong, *IEEE Electron Device Lett.*, 2023, 44, 269–272.
- 39 C. Zhao, H. Batiz, B. Yasar, H. Kim, W. Ji, M. C. Scott, D. C. Chrzan and A. Javey, *Adv. Mater.*, 2021, 33, 2100860.
- 40 E. Bianco, R. Rao, M. Snure, T. Back, N. R. Glavin, M. E. McConney, P. M. Ajayan and E. Ringe, *Nanoscale*, 2020, 12, 12613–12622.
- 41 A. Liu, H. Zhu, T. Zou, Y. Reo, G.-S. Ryu and Y.-Y. Noh, *Nat. Commun.*, 2022, 13, 6372.
- 42 C. Kim, N. Hur, J. Yang, S. Oh, J. Yeo, H. Y. Jeong, B. Shong and J. Suh, *ACS Nano*, 2023, 17(16), 15776–15786.
- 43 J.-S. Oh, T. I. Kim, H.-I. Kwon and I.-J. Park, Appl. Surf. Sci., 2024, 651, 159288.
- 44 S.-H. Lim, T. I. Kim, I.-J. Park and H.-I. Kwon, *ACS Appl. Electron. Mater.*, 2023, 5, 4816–4825.
- 45 A. V. Penumatcha, R. B. Salazar and J. Appenzeller, *Nat. Commun.*, 2015, **6**, 8948.
- 46 H.-M. Chang, K.-L. Fan, A. Charnas, P. D. Ye, Y.-M. Lin, C.-I. Wu and C.-H. Wu, J. Phys. D: Appl. Phys., 2018, 51, 135306.
- 47 A. Allain, J. Kang, K. Banerjee and A. Kis, *Nat. Mater.*, 2015, 14, 1195–1205.