PCCP

# Accepted Manuscript



This is an *Accepted Manuscript*, which has been through the Royal Society of Chemistry peer review process and has been accepted for publication.

Accepted Manuscripts are published online shortly after acceptance, before technical editing, formatting and proof reading. Using this free service, authors can make their results available to the community, in citable form, before we publish the edited article. We will replace this Accepted Manuscript with the edited and formatted Advance Article as soon as it is available.

You can find more information about *Accepted Manuscripts* in the **Information for Authors**.

Please note that technical editing may introduce minor changes to the text and/or graphics, which may alter content. The journal's standard <u>Terms & Conditions</u> and the <u>Ethical guidelines</u> still apply. In no event shall the Royal Society of Chemistry be held responsible for any errors or omissions in this *Accepted Manuscript* or any consequences arising from the use of any information it contains.



www.rsc.org/pccp

## **Chemical Communications**

## COMMUNICATION



## A Study of Interfacial Resistive Switching Mechanism by Proton Exchange Reactions on SiO<sub>x</sub> layer

Received 00th January 20xx, Accepted 00th January 20xx Fei Zhou,<sup>a</sup> Yao-Feng Chang,<sup>a</sup> Ying-Chen Chen,<sup>a</sup> Xiaohan Wu,<sup>a</sup> Ye Zhang,<sup>a</sup> Burt Fowler<sup>a</sup> and Jack C. Lee<sup>a</sup>

DOI: 10.1039/x0xx00000x

www.rsc.org/

In this work, we investigated  $SiO_x$ -based interfacial resistive switching in planar metal-insulator-metal structures using physical/chemical/electrical analyses. This work helps clarify the interfacial reaction process and mechanism in  $SiO_x$ , and also shows the potential for high temperature operation in future nonvolatile memory applications.

Scaling down the size of conventional memory devices becomes increasingly difficult as physical limits are approached.<sup>1</sup> New resistive switching materials and devices (resistive random access memory, RRAM) are attractive candidates for nonvolatile memories due to their 3D integration structure, excellent scalability and reduced power consumption during memory operations. Transition metal oxides including TiO<sub>2</sub>, NiO<sub>x</sub>, Ta<sub>2</sub>O<sub>5</sub>, and organic materials have been investigated and show excellent resistive switching performance.<sup>1-6</sup> Recent studies report that resistive memories can be built solely from the suboxide of SiO<sub>2</sub>, a well-studied material that has long been used in semiconductor technology.<sup>7</sup> Recently, Yao et al. have reported SiO<sub>x</sub>-based resistive switching in vacuum, indicating that this traditionally passive material can be converted to an active memory element controlled by external electrical activation.<sup>8</sup> Robust nonvolatile memory properties of SiO<sub>x</sub> RRAM have been reported, including high on/off ratio (~10<sup>5</sup>), fast switching (~100ns) and good endurance (~10 $^4$  write-erase cycles).<sup>9,10</sup> These characteristics and good compatibility with the existing metal-oxide-semiconductor (MOS) manufacturing process make SiO<sub>x</sub> a very promising resistive switching material for RRAM applications.<sup>1-6</sup> SiO<sub>x</sub>-based RRAM was previously characterized using vertically-stacked structures over a temperature range from 220K to room temperature.<sup>11</sup> However, similar data for planar device structures at high temperature are missing in the literature, and additional physical, chemical and electrical analyses are required to

confirm the resistive switching mechanism. Specifically, the only high temperature measurement reported was related to the retention characteristics, where devices were not resistively switched.<sup>12</sup> Interfacial surface analytics and high temperature (180°C) switching characteristics are crucial in understanding both switching mechanisms and possible device degradation. Note that one of the difficulties to conduct such high temperature measurements is that SiO<sub>x</sub> RRAM switching requires an oxygen-free ambient,<sup>13</sup> where even trace amounts of oxygen disables the switching operation. Such oxygen-free ambient is often achieved using a vacuum chamber, which has a working temperature upper limit of only 100°C. Because nitrogen is an inactive gas, we used nitrogen ambient to achieve the oxygen free environment instead of vacuum. It was previously demonstrated that nitrogen has little effect on switching characteristics of SiO<sub>x</sub> RRAM.<sup>13</sup> In this work, we built a high temperature test platform based on a probe station with nitrogen purging capability to ensure the necessary oxygen-free ambient for device switching. Our characterization of SiO<sub>x</sub> RRAM at high temperature indicates excellent performance under elevated temperatures up to 180°C. The results demonstrate that switching reactions in SiO<sub>x</sub> are maintained at high temperature without any dramatic reliability issues. The results also help clarify that the initiation of switching events are consistent with electron tunneling mechanisms.

The fabrication process is similar to the MOS structure device.<sup>9-13</sup> It starts with BOE cleaning of undoped p-type silicon wafer, followed by deposition of SiO<sub>x</sub> layer using evaporation. The major difference lies in the formation of top electrodes and the device structure. Then E-beam lithography and Lift Off Resist (LOR) were used to form top electrodes by lifting off a 100nm thick Chromium (Cr) layer. The Cr layer was deposited using e-beam evaporation. The electrodes are designed to consist of two 100 $\mu$ m×100 $\mu$ m contact pad for probe contacts, a narrow connection region of 1um width and a gap region of varying gap distance from 40nm to 70nm. The top view and side view of the Cr electrodes are shown in Figure 1 (a). After the fabrication,

<sup>&</sup>lt;sup>a.</sup> Microelectronics Research Center, Department of Electrical and Computer Engineering, The University of Texas at Austin, Austin, Texas 78758 USA.

<sup>+</sup> F. Zhou and Y. F. Chang contributed equally to this work.

#### COMMUNICATION



Figure 1. (a) Tilted view structure of planar  $SiO_x$  based RRAM device. (b) SEM image (top view) of as-fabricated planar device at gap region. (c) AFM image (top view) of planar device at gap region. (d) Pre-Forming I-V curves showing electric induced Joule heating breakdown behavior. Arrows indicate voltage sweep directions.

Scanning Electron Microscopy (JEOL S-5500 STEM) and Atomic Force Microscope (AFM) images were obtained on as-fabricated devices and on devices after electroforming, respectively. The gap region between the Cr electrodes and the gap region after electroforming are shown in SEM and AFM images (both top view) in Figure 1 (b) and Figure 1 (c). Lake Shore Cryotronics vacuum probe chamber and Agilent B1500A device analyzer were used to electroform devices and measure the DC I-V response in vacuum (< 1 mTorr). After electroforming, all RRAM devices were switched 50 cycles between a High Resistance State (HRS) and Low Resistance State (LRS) to ensure selection of a device with robust switching performance and to make sure that any observed degradation of resistive switching (RS) characteristics under elevated temperature were not due to inadequate electroforming. "Set Voltage" is defined as the voltage where the transition from HRS to LRS occurs in the I-V curve. For planar metal-insulator-metal devices, the transition from LRS to HRS is not an abrupt current level change. Therefore, "Reset Voltage" is defined as the voltage where the current reaches the maximum value. The definitions of "LRS Current" and "HRS Current" are the measured current at 1 V bias for each state.

With this device design, the two electrodes are effectively placed on the surface of  $SiO_x$  layer with a spacing of 40nm to 70nm. The probe electrode area (length × width) is 100μm×100μm; middle extended electrode area is 10μm×10μm; gap electrode area is 10μm×1μm (Figure 1 (a)). During the measurement, one of the electrodes was biased with positive voltage and the other is grounded. Such a configuration limits the electroforming/resistive switching region to the gap between the adjacent electrodes. However, the measured data shows that most of the two adjacent electrodes are actually not electrically isolated. This was attributed to the two adjacent Cr electrodes contacting each other due to imperfect lift off at the gap region between the Cr electrodes. As a result, very high



Figure 2. (a) Forming ((1), (2)), Set (3) and Reset (4) I-V curve for planar device. Arrows indicate voltage sweep directions. (b) Top view SEM image of the gap region between two adjacent Cr electrodes on a formed planar SiO<sub>x</sub> based RRAM device. EDS probe sites #1-6 locations shown and labeled. (c) Magnifying red circle region in (a) by bright field (inset) and dark find images. (d) Intensity of X-ray signals around oxygen K $\alpha$  energy level (0.525eV) for different probe sites.

voltage double sweeps (0 V to 35 V and back to 0 V) were needed to induce localized Joule heating at the contact point and cause the breakdown of the Cr connections between the two electrodes. I-V plots of Pre-Forming process for planar devices with varying Cr electrode spacing are shown in Figure 1 (d), in which the burn-off process can be observed. The conduction current between the two adjacent Cr electrodes was initially following an Ohmic conduction behavior and suddenly decreased from mA level down to  $\mu$ A level at ~ 30 V. After the Cr burn-off, the planar devices were electroformed using a double sweep method. Unlike the electroforming procedure described in our previous reports,9-13 where consecutive voltage single sweeps were used, the electroforming procedure used here was to apply only one voltage double sweep to electroform the device. As shown in Figure 2 (a) (black curve), a forward/reverse voltage sweep from 0 to 30 V is applied to electroform the planar device. During the forward sweep (0 V to 30 V), the current abruptly decreased at 27 V, and then began to fluctuate near the 10<sup>-6</sup> A level. Such abrupt change marked the beginning of the electroforming process. During the reverse sweep (30 V to 0 V), the current initially fluctuated near the 10<sup>-6</sup> A level, then increased to 10<sup>-4</sup> A, indicating the completion of the electroforming process. This increase of conduction current/decrease of resistance during the reverse sweep of voltage is unique to SiO<sub>x</sub> based RRAM, and is called the "Backward Scan Effect".14 The forming voltage can be reduced by D<sub>2</sub> annealing and SiOx composition modulation by Plasma-enhanced chemical vapor deposition (PECVD) process.<sup>15</sup> In Figure 2 (a), resistive switching characteristics are also shown, Set process in red and Reset process in blue.

Following electroforming of the planar device, scanning electron microscopy (JEOL S-5500 STEM) was performed and shows the top-down view of a "burn-off" planar device

Journal Name

#### Journal Name

structure (Figure 2 (b)). From top-view SEM image, it was observed that the gap region between adjacent Cr electrodes, shown as red circle in Figure 2 (b) and inset of Figure 2 (c), and also, by examining the dark field image, the gap region can be clearly identified (about 30nm) due to the compositional difference (Cr and  $SiO_x$ ), as shown in Figure 2 (c). Energy Dispersive X-ray Spectroscopy (EDS) was performed at the gap regions of electroformed planar devices, following the direction and sequences indicated in Figure 2 (b), as shown in Figure 2 (d). The EDS equipment used in this work was JEOL S-5500 STEM, with 25 keV accelerating voltage. The oxygen characteristic peak at 0.525eV (Ka) was chosen to qualitatively estimate the amount of oxygen atoms at different locations of the gap region.<sup>15</sup> For the case of EDS data collected on electroformed device, as the probe site scans though the gap region, a localized probe site with significantly lowered X-ray intensity was identified (20~40% lower intensity compared with as-fabricated regions outside of metal line, confirmed by three devices). This contrast of intensity trend suggests that the forming process of planar SiO<sub>x</sub> based RRAM device is related to localized deficiency of oxygen atoms.

A Cascade Femto Guard probe station with temperature controlled by a Textronix 110 controller was used as the high temperature measurement platform. The electroformed samples were first placed on the probe station chuck; then the probe station chamber was purged with nitrogen continuously throughout the measurements. Once an oxygen-free ambient is achieved, a HP4156B semiconductor parameter analyzer controlled by Labview software was used to measure DC I-V response at the following temperatures, 20°C, 60°C, 100°C, 140°C, and 180°C. For each temperature condition, a dwelling time of 5mins was used so that the indicated temperature reflected the true device temperature. DC I-V data for each temperature condition were collected in both progressive and retrogressive ways (e.g. from 20°C to 180°C and back to 20°C) so that any degradation effects due to accumulated thermal stress are averaged-out. Device performance and resistive switching parameters were extracted for all samples to capture the high temperature RS characteristics of SiO<sub>x</sub>-based RRAMs. In order to reduce high temperature voltage stress on the switching dielectric layer, the maximum DC voltage applied to switch devices was intentionally reduced from 8V (used for device cycling in vacuum at room temperature) to 5V when in 1 atmosphere nitrogen and at high temperature. Therefore the HRS was achieved using a DC voltage sweep from 0V to 5V, whereas a DC voltage sweep from 0V to 3.5V was used for LRS. After each Set and Reset operation, DC I-V characteristics of LRS and HRS were measured, respectively. It is observed that SiO<sub>x</sub> based RRAM is able to perform resistive switching operation even at 180°C while maintaining a LRS/HRS ratio > 1 order of magnitude (read at 1V). This demonstrates that the defects responsible for RS are thermally stable throughout the measured temperature range.

Previous reports on  $SiO_x$  based RRAM hypothesized a thermal induced filament rupture process as the switching mechanism



COMMUNICATION

Figure 3. (a) I-V plots for SiOx–based RRAM device in both HRS and LRS switching at 20°C, 60°C, 100°C, 140°C and 180°C. (b) Effects of temperature on HRS and LRS current of SiO<sub>x</sub> RRAM device. (c) Effects of temperature on Set Voltage and Reset Voltage of SiO<sub>x</sub> RRAM device.

for the device Reset operation.<sup>16</sup> Such an explanation is intuitively plausible for two reasons. Firstly, the unique unipolar behavior of SiO<sub>x</sub> based RRAM where the Set voltage is smaller than or equal to the Reset voltage suggests that the Reset operation is associated with higher thermal energy. Secondly, many resistive switching materials such as Ag, Cu and Al<sub>2</sub>O<sub>3</sub> exhibit similar "Joule Heating" Reset behavior.<sup>17</sup> However, the high temperature RS data challenge this hypothesis. The thermal induced rupture hypothesis predicts that the thermal energy required to rupture the filament would decrease as ambient temperature increases, therefore the corresponding Reset voltage would also decrease. But such a trend is not observed in the RS characteristics of measured devices (Figure 3 (a)); the measurement results suggest that a heat-induced Reset mechanism may not be an accurate model for SiO<sub>x</sub> RRAM. Key switching parameters such as HRS/LRS current, and Set/Reset voltage were plotted versus temperature in Figure 3 (b) and (c). Two high temperature effects were observed. First, as the temperature increased, the HRS currents steadily increased while the LRS currents stayed about the same, and the On/Off ratio consequentially decreased. Second effect of high temperature was the steady decrease of Set voltage as the temperature increased, while the Reset voltage stayed about the same.

We believe both phenomenon arise directly from the physical defects involved in charge transport and device switching. Within the framework of our working hypothesis of device operation, defects within the switching region of the filament transform between two defect types: a hydrogen bridge defect (Si-H-Si), known as an electrically-conductive defect; and a hydrogen doublet defect (H-SiSi-H or 2Si-H), a non-conductive defect. Transformations between these two defect types only requires the addition or removal of a single hydrogen atom. It is well known that water molecules in weak ionic media will "uptake" a free proton to form  $H_3O^+$ .<sup>15,16</sup> Then, when the local charge environment becomes negative, the H<sub>3</sub>O<sup>+</sup> will release the proton for reaction with the negative charge, making water the logical choice for a defect that will store and release a proton to accommodate the defect transformations. In this hypothesis, the H<sub>3</sub>O<sup>+</sup> and Si-H-Si defects are present when the defect pair is conductive, and H<sub>2</sub>O and H-SiSi-H are present when the defect pair is nonconductive. It may be noted that the H<sub>2</sub>O molecule readily reacts with the SiO<sub>2</sub> network to form the stable 2Si-OH defect. The total number of these defect pairs within the filament's switching region is determined during

#### COMMUNICATION

electroforming, and should stay about constant during switching. A LRS occurs when most of the defect pairs in the switching region transform into the  $H_3O^+/Si$ -H-Si configuration, whereas most defects transform to  $H_2O/2Si$ H when programed to the HRS. As Reset voltage increases, a larger percentage of the defects are converted to nonconductive  $H_2O/2Si$ H and the HRS current decreases by orders of magnitude as compared to LRS current. This effect is known as Reset stop voltage effect, as discussed thoroughly in a previous report.<sup>13</sup>

The high temperature effects shown in Figure 3 can be explained using our SiO<sub>x</sub> resistive switching model. As described in a previous report,<sup>18</sup> the Set transformation from hydrogen doublet to hydrogen bridge (HRS to LRS) is modelled as being initiated by trap-assisted tunneling (TAT) through 2Si-H defects. The threshold voltage for TAT depends on the energy level difference between occupied and unoccupied states of 2Si-H, which is ~ 2.4 eV,<sup>15,16</sup> in good agreement with the previouslymeasured minimum Set transition of 2.45 V.19 As TAT current through the 2Si-H defect increases to above some threshold, a hydrogen atom is desorbed (as a proton) from one of the Si-H groups to form Si-H-Si. The released proton then reacts with H<sub>2</sub>O to form the H<sub>3</sub>O<sup>+</sup>/Si-H-Si complex. At elevated temperature, the effective tunneling distance is reduced and phonon-assisted tunneling current such as TAT increases. Therefore, less potential energy in the form of applied bias will be needed to induce the Set transition. As a result, the Set voltage is expected to decrease as temperature increases, as observed in Figure 3 (c).

On the other hand, the Reset mechanism is modelled as being initiated by a Fowler-Nordheim (FN) tunneling event,14 where electrons tunnel from hydrogen bridge defects into  $H_3O^+$ defects. The H<sub>3</sub>O<sup>+</sup> defect is expected to have an energy level very near the SiO<sub>2</sub> conduction band, which is approximately 2.5 eV above the hydrogen bridge conduction band.<sup>15</sup> Therefore, a bias voltage of at least 2.5 V must be applied before FN tunnelling occurs. When an electron tunnels into the  $H_3O^+$ defect, a proton is released and becomes available to react electrochemically with a negative-charged bridge defect in a well-understood exothermic reaction that releases ~ 3 eV.<sup>15</sup> The result is transformation to the  $H_2O/2Si$ -H complex. As Reset voltage continues to increase, more FN electrons can tunnel into  $H_3O^+$  defects to drive the Reset transformation, thus providing a natural explanation for the stop voltage effect.<sup>13</sup> Since FN tunnelling has no strong temperature dependence, the Reset voltage is not expected to depend on temperature. As shown in Figure 3 (c), the Reset voltage stays about the same as temperature increases from 20°C to 180°C.

Some potential problems for operating  $SiO_x$  RRAM at elevated temperatures include smaller on/off ratio and potential misreads due to HRS current increase. But higher temperature also reduces energy consumption by decreasing Set voltage, which may further allow reduction of stop voltage, depending on the on/off ratio required by the sensing circuit. In this work, a stop voltage of 5V was used to maintain an on/off ratio of at least 1 order. Despite these potential issues, this paper shows the potential for use of  $SiO_x$  RRAM in extreme environments. It

may be noted that very few material systems have demonstrated reproducible resistive switching at 180°C.  $^{\rm 20}$ 

In conclusion, SiO<sub>x</sub> RRAM was fabricated in a planar structure, with EDS analysis suggesting that electroforming and resistive switching in SiO<sub>x</sub> is related to localized oxygen deficiency. Robust resistive switching was achieved for temperatures as high as 180°C, showing the potential for use of SiO<sub>x</sub> RRAM in high temperature applications. Reset characteristics at high temperature help rule-out a Reset mechanism based on Joule heating. Temperature effects were observed that HRS current increases and Set voltage decreases as the temperature increases. This is believed to be an intrinsic characteristics of SiO<sub>x</sub> RRAM switching elements, namely hydrogen doublet and hydrogen bridge defects. The phenomenon can be explained by a thermally assisted tunneling mechanism which transforms more hydrogen doublet defects to hydrogen bridge defects at elevated temperature.

### References

- 1 K. M. Kim, B. J. Choi, Y.C. Shin, S. Choi, and C. S. Hwang, Appl. Phys. Lett. 2007, **91**, 012907.
- 2 L. Zhang, R. Huang, M. Zhu, S. Qinm Y. Kuang, D. Gao, C. Shi, and Y. Wang, IEEE Electron Device Lett. 2010, **31**, 966.
- 3 U. Russo, D. Ielmini, C. Cagli, and A.L. Lacaita, IEEE Trans. Electron Devices, 2009, **56** (2), 186.
- 4 S. Barman, F. Deng and R. McCreery, J. Am. Chem. Soc. 2008, **130**, 11073.
- 5 H. Nili, S. Walia, S. Balendhran, D. B. Strukov, M. Bhaskaran and S. Sriram, Advanced Functional Materials, 2014, **24**, 6741.
- 6 S. Walia, A. K. Shah, P. R. Stoddart, M. Bhaskaranab and S. Sriram, Physical Chemistry Chemical Physics, 2015, 17, 7095.
- 7 J. Yao, L. Zhong, D. Natelson, and J. Tour, Appl. Phys. Lett. 2008, **93**, 253101.
- 8 J. Yao, Z. Sun, L. Zhong, D. Natelson, and J. M. Tour, Nano Lett. 2010, **10**, 4105.
- 9 Y. F. Chang, P. Y. Chen, B. Fowler, Y. T. Chen, F. Xue, Y Wang, F. Zhou, and J.C. Lee, VLSI Technology, Systems, and Applications (VLSI-TSA), 2013, 1.
- 10 F. Zhou, Y.F. Chang, Y. Wang, Y. T. Chen, F. Xue, B. Fowler , J. C. Lee, Appl. Phys. Lett. 2014, **105**, 163506.
- 11 Y. F. Chang, P. Y. Cheng, Y. Wang, Y. T. Chen, F. Xue, F. Zhou, B. Fowler , J. C. Lee, Appl. Phys. Lett. 2011, **101**, 052111.
- 12 Y. T. Chen, B. Fowler, Y. Wang, F. Xue, F. Zhou, Y. F. Chang, P. Y. Chen, and J. C Lee, IEEE Electron Device Lett. 2012, 33, 1702.
- 13 Y. F. Chang, L. Ji, Z. J. Wu, F. Zhou, Y. Wang, F. Xue, B. Fowler, T. Y. Edward, P. S. Ho, and J. C. Lee, Appl. Phys. Lett. 2013, 103, 033521.
- 14 Y. F. Chang, L. Ji, Y. Wang, P. Y. Chen, F. Zhou, F. Xue, B. Fowler, T. Y. Edward, and J. C. Lee, Appl. Phys. Lett. 2013, 103, 193508.
- B. Fowler, Y. F. Chang, F. Zhou, Y. Wang, P. Y. Chen, F. Xue, Y. T. Chen, B. Bringhurst, S. Pozder, J. C. Lee. RSC Adv. 2015, 5, 21215.
- 16 Y. F. Chang, B. Fowler, Y. Wang, Y. T. Chen, F. Xue, F. Zhou and J. Lee, J. Appl. Phys. 2014, **116**, 043709.
- 17 P. Sun, L. Li, N. Lu, Y. Li, M. Wang, H. Xie and M. Liu, J. Comput. Electron. 2014, **13**, 432.
- 18 Y. F. Chang, P. Y. Chen, B. Fowler, Y. T. Chen, F. Xue, Y. Wang, F. Zhou, and J. C. Lee, J. Appl. Phys. 2012, **112**, 123702.
- 19 F. Zhou, Y.-F. Chang, K. Byun, B. Fowler and J. C. Lee, Appl. Phys. Lett., 2014, **105**, 133501.
- 20 L. Zhang, Y. Hsu, F. Chen, and M. J. Tsai, Nanotechnology. 2011, **22**, 254016.

4 | J. Name., 2012, 00, 1-3

Physical Chemistry Chemical Physics Accepted Manus