Ting-Wei
Chang
a,
Yun-Shan
Li
a,
Naoji
Matsuhisa
bc and
Chien-Chung
Shih
*a
aDepartment of Chemical Engineering and Materials Engineering, National Yunlin University of Science and Technology, Yunlin 64002, Taiwan. E-mail: shihcc@yuntech.edu.tw
bElectronics and Electrical Engineering, Faculty of Science and Engineering, Keio University, Yokohama 223-8522, Japan
cInstitute of Industrial Science, The University of Tokyo, 4-6-1, Komaba, Tokyo 153-8505, Meguro-ku, Japan
First published on 30th May 2022
Polymer electrets have been widely explored as charge-storage elements in field-effect transistor memory and artificial synaptic devices because of their tailorable molecular structures and processability. Proper design of polymer electrets can enhance the charge injection efficiency and storage time, and the memory implementation can be switched from electrical to optical programming. We comprehensively review state-of-the-art polymer electrets for transistor-structured memory and artificial synapses. We classify the electrets into five types: (1) pendant polymer electrets, (2) block copolymer electrets, (3) conjugated polymer electrets, (4) hybrid polymer composites, and (5) ferroelectric polymer electrets. Their design concepts and working mechanisms are discussed in detail. This review may pave the way for the development of polymer-electret-based transistor memory devices and artificial synapses with unprecedented performance improvements.
The continuous data exchange between a processor and memory device produces substantial delays and limits the computing speed and energy efficiency, in an effect commonly known as the von Neumann bottleneck.15,16 Hence, advanced nonvolatile memory technologies are required to construct parallel and reconfigurable neural networks that can simultaneously process and store information, resembling the function of the human brain. The human brain is composed of approximately 1011 basic units called neurons, which are connected by approximately 1015 links called synapses.17 The transmission and processing of voltage pulse signals by synapses is the basis for cognitive and learning functions in the brain. Hardware implementation of synapses and neurons using emerging electronic devices is promising for brain-inspired computing. Moreover, the development of an electronic device with synaptic functions is essential for constructing neuromorphic computing systems.18
Synaptic transistors, which are transistor-structured memory devices with medium volatility, can emulate synapses.19–22 Depending on their volatility, there are long and short-term memory devices. A synaptic transistor has long-term memory because it exhibits medium volatility and hysteresis under excitation of an external electric field for programming. The gate electrode in the transistor is generally considered as the preterminal that applies action potentials to the synapse, and the active channel that contacts the source/drain electrodes is considered as the post-stimulus. Then, the control of the channel by a presynaptic gate allows signal transmission and transient storage. A synaptic transistor can exhibit multilevel accessible conductance states by regulating multiple presynaptic inputs to obtain an analog-type response. Extensive research has been devoted to developing synaptic transistors with high density, fast operation, low voltage, and operational reliability. In addition, applications such as electronic skins and implantable electronics require flexible synaptic transistors that are nontoxic, harmless, and biocompatible.23–25
Over the past two decades, new materials and device architectures have been proposed to address problems in organic memory devices. The device architecture mainly comprises a two-terminal resistive memory and three-terminal transistor memory.8,26 A typical resistive memory device generally consists of two electrodes enclosing a switching layer for toggling between high and low resistances in response to an external voltage. Although resistive memory can provide high storage capacity, fast speed, short access time, and low power consumption, signal transmission and programming cannot be performed collectively, restricting its applicability for artificial synapses owing to the interfering learning and forgetting functions. On the other hand, three-terminal transistor memory, such as organic field-effect transistor (OFET) memory, can receive and read stimuli concurrently while showing similar advantages to resistive memory, being promising for integrated neuromorphic systems. This type of memory is considered as a new generation of portable high-density storage device owing to its flexibility, light weight, and compatibility with complementary logic circuits.13
OFET memory can be classified into three categories according to the charge-storage mechanism of the memory layer: (1) floating-gate OFET memory,27,28 (2) polymer-electret-based OFET memory,29,30 and (3) ferroelectric OFET memory.31 Polymer electrets possess unique advantages, such as high mechanical strength, high flexibility, and processability.3 Thus, polymer-electret-based OFET memory devices are compatible for fabrication by solution processes including spin coating, dip coating, spray coating, and inkjet printing without requiring vacuum deposition. A polymer electret can temporarily capture electrons or holes to hold a quasi-permanent electric field under external bias. Even if the voltage of the gate electrode is removed, the change in conductance can be retained to some extent, resulting in bidirectional shifts in the threshold voltage. Compared with ferroelectric and floating-gate transistor memory, electret-based transistor memory shows higher writing and erasing speed, higher on/off current ratio, larger memory window, and higher stability.32 Furthermore, polymer electrets provide transistors with extensible sensory functionalities such as tactile memory and photonic memory by their tunable molecular structure. For example, multistate photonic transistor memory has been achieved using conjugated polymer electrets to form the dielectric layer. Then, the channel conductance of the transistor can be gradually controlled via photogenerated electrons from the electret and is preserved after removing light.33,34 Moreover, multilevel storage in the transistor can enhance capacity, reduce memory space, and emulate synapses for brain-inspired computing.35,36 Therefore, numerous studies have been focused on exploiting memory characteristics and photonic synaptic behaviors.37
In this review, we analyze representative polymer electrets and their composites for OFET memory devices and correlate chemical structures, morphology, charge transport, and memory characteristics. We begin by providing a brief introduction of the working mechanisms of transistor memory and neuromorphic transistors. Next, research progress of transistor memory devices using various polymers as charge storage layers, including pendant polymer electrets, block copolymer electrets, conjugated polymer electrets, ferroelectric polymer electrets, and hybrid nanocomposite electrets is summarized (Fig. 1a). Recent developments in artificial synapses constructed on OFET memory devices based on polymer electrets are then highlighted. Finally, we outline the challenges and outlook for future developments on organic transistor memory devices.
Several parameters are used to determine the OFET memory characteristics, including the memory window, memory ratio, retention, and endurance ability. The Vth shift between the programmed and erased states is defined as the memory window, which is one of the most important parameters in OFET memory for distinguishing the information storage level. The retention measures the ability of a memory device to preserve the programmed and erased states without losing the trapped charges through the leakage path over time (Fig. 1c). Commercial OFET memory devices are expected to maintain reliability over 10 years at room temperature, while current studies show results on the order of 103 to 106 s.4 The memory endurance can be evaluated by repeated program/erase cycles (Fig. 1d). The ideal endurance is over 106 cycles for nonvolatile secondary storage. However, the typical endurance results for OFET memory are range in 102–105 cycles.2
Fig. 2 (a) Schematic demonstration of biological neuron and synapse structure. (b) Schematic diagram of the synaptic OFET memory devices. |
The operation of synaptic transistors can be divided into two types according to the source of stimulation. For electrical stimulation, based on transistor-structured memory, charges can tunnel from the semiconductor channel to the charge-trapping site under an applied gate voltage, and the captured charges in the floating gate or interface induce control of the channel conductance. For light stimulation, upon exposure to light, excitons are generated, separated, and finally captured in the charge-trapping sites or interface defects, modulating the channel conductance. By engineering the trapping levels in terms of the interfacial effect and/or bulk trapping, synaptic transistors can be operated in volatile or nonvolatile modes according to the amplitude, frequency, and number of gate inputs, ensuring short- and long-term plasticity within a single memory cell. Synaptic transistors may lead to new paradigms to address complicated artificial intelligence problems, such as pattern recognition and classification, bipedal locomotion control, and decision-making.
Several approaches can be used to achieve memory characteristics in transistors using polymeric materials, which can be divided into (1) pendant polymer electrets, (2) block copolymer electrets, (3) conjugated polymer electrets, (4) hybrid polymer composites, and (5) ferroelectric polymer electrets. In this section, we analyze the advantages and disadvantages of different systems based on polymer electrets. Tables 1 and 2 summarizes the OFET memory characteristics of representative polymer electrets and their nanocomposite, respectively. Small molecules are preferred for the use as channel materials because they can be processed in vacuum deposition, and this prevents the damage of the polymer electrets from the solvent during spin-coating of polymer semiconductor solution.
Electret | Channel | Operation modea | ΔVthb | I on/Ioffc | Retention | Ref. | |
---|---|---|---|---|---|---|---|
a EW: electrical writing; PW: photowriting; EE: electrical erasing; PE: photoerasing; pEW: photoassisted electrical writing; pEE: photoassisted electrical erasing. b ΔVth: memory window. c I on/Ioff: memory ratio. | |||||||
Pendant polymer | PαMS | Pentacene | EW EE (±70 V) | 26 | 105 | >105 s | 29 |
PS | Pentacene | EW EE (±70 V) | 22 | 105 | >105 s | 29 | |
PVN | Pentacene | EW EE (±70 V) | 27 | 106 | >105 s | 29 | |
PVN | PDVT-10 | EW EE (±40 V) | 37 | 106 | — | 43 | |
P(St-co-Pys) | Pentacene | EW EE (±100 V) | 41 | 105 | >104 s | 44 | |
FPS | C12-BTBT | EW EE (±100 V) | 76 | 106 | >104 s | 45 | |
P(St-Fl) | BPE-PTCDI | EW EE (±100 V) | 81 | 103 | >105 s | 46 | |
PVTT | BPE-PTCDI | EW EE (±100 V) | 43 | 102 | >105 s | 46 | |
Block copolymer | MH-b-PS | Pentacene | EW EE (±50 V) | 26 | 108 | >104 s | 47 |
MH-b-PStFln | Pentacene | EW EE (±50 V) | 37 | 108 | >104 s | 48 | |
PS-b-P4VP(FM) | Pentacene | EW EE (±100 V) | 46 | 107 | >105 s | 49 | |
P3HT44-b-Pison | — | EW EE (±100 V) | 62 | 105 | >104 s | 50 | |
Sol-PDI | Pentacene | PW (640 nm) EE (60 V) | 7 | 105 | >104 s | 51 | |
Conjugated polymer | PFO NPs | Pentacene | EW EE (±50 V) | 21 | 106 | >104 s | 52 |
poly(PEGMA)m-b-poly(DB3VT)n | Pentacene | EW EE (±50 V) | 34 | 105 | >104 s | 53 | |
β-PFO | Pentacene | EW (−80 V) PE (white) | 57 | 103 | >104 s | 54 | |
PFO/PS blend | Pentacene | PW (405 nm) EE (−30 V) | 21 | 106 | >104 s | 34 | |
F8BT/PMMA | C10-DNTT | PW (455 nm) EE (−60 V) | 14 | 103 | >104 s | 55 | |
PFO5k-b-PS22k | Pentacene | PW (405 nm) EE (−40 V) | 21 | 104 | >104 s | 33 | |
PFO-b-POXD | BPE-PDI | EW (−60 V) PE (254 nm) | 20 | 105 | >104 s | 56 | |
PF-b-Piso | Pentacene | PW (405 nm) EE (−40 V) | 33 | 106 | >104 s | 57 | |
TPA-CN-TPE | Pentacene | pEW pEE (±100 V) (365 nm) | 42 | 104 | >104 s | 58 | |
Poly(CD) | Pentacene | EW (−90 V) PE (white) | 82 | 103 | >104 s | 59 |
Electret | Channel | Operation modea | ΔVthb | I on/Ioffc | Retention | Ref. | |
---|---|---|---|---|---|---|---|
a EW: electrical writing; PW: photowriting; EE: electrical erasing; PE: photoerasing; pEW: photoassisted electrical writing; pEE: photoassisted electrical erasing. b ΔVth: memory window. c I on/Ioff: memory ratio. | |||||||
Polymer hybrid | PS-b-P2VP/Au NP | P3HT | EW EE (±100 V) | 43 | 105 | >104 s | 62 |
PVPK/ZnO NP | Pentacene | EW EE (±70 V) | 58 | 106 | >104 s | 63 | |
PVPy/Au@Ag NR | Pentacene | pEW pEE (±50 V) (660 nm) | 20 | 103 | >104 s | 65 | |
N(PTPMA)3/PCBM | Pentacene | EW EE (±50 V) | 33 | 105 | >104 s | 64 | |
P4VP/SM | Pentacene | EW EE (±100 V) | 78 | 105 | >104 s | 66 | |
PVN/C60 | Pentacene | EW (70 V) PE (350 nm) | 21 | 105 | >104 s | 67 | |
PMMA/TIPS | P3HT | pEW EE (±60 V) (645 nm) | 31 | 105 | >103 s | 68 | |
PI/TPA-SM | Pentacene | pEW pEE (±100 V) (365 nm) | 37 | 105 | >104 s | 69 | |
PS/PVSK NCs | Pentacene | PW (450 nm) EE (−60 V) | 7 | 104 | >106 s | 70 | |
PS-b-PEO/PVSK NCs | P3HT | PW (520 nm) EE (−60 V) | — | 104 | >104 s | 71 |
Fig. 3 Styrenic polymers as the charge trapping layer. (a) Chemical structure of styrenic polymer electrets; PS, PVN, PaMS, P4MS, PVP, PVPyr, and PVA. (b) Reversible Vth shift in transfer plots of the OFET memory devices with various styrenic polymer gate electrets. Reproduced with permission.29 Copyright 2008, Wiley-VCH. (c) Synthetic routes for P(St-co-Pys) polymers. (d) Transfer characteristics after electrical writing and erasing (top) and retention test (bottom) of the memory device comprising [P(St-co-Pys)] polymer electret. Reproduced with permission.44 Copyright 2016, Wiley-VCH. (e) Chemical and physical characterization of FPS. (f) Statistics of Vth and Vth shift for PS and FPS (left) and Memory window and retention time of polymeric gate dielectrics applied in OFETs (right). Reproduced with permission.45 Copyright 2020, The Royal Society of Chemistry. |
The findings of Baeg et al. were confirmed by Wang et al. They designed polymers consisting of pendant hydroxyethyl methacrylate and naphthalene groups in various ratios.42
The memory device using polymer electrets with more hydroxy groups in the side chain exhibited inferior charge retention ability. Additional blocking layers were required to prevent charge leakage. Liu et al. reported random copolymers comprising pendant styrene and 4-(1-pyrenyl)-styrene moieties (P(St-co-Pys)) in different molar ratios (Fig. 3c).44 With the strong hole-trapping ability of hydrophobic pyrene units, the OFET memory revealed clear ambipolar trapping behavior, contributing to a large memory window (41.8 V with a high memory ratio of 105 and a long retention time above 104 s) (Fig. 3d). Lu et al. synthesized styrenic polymers modified with a fluorine atom, poly(4-fluorostyrene) (FPS), for the charge-trapping layer, as depicted in Fig. 3e.45 The fluorinated benzene ring in the side chain offered a large storage density and potentially accommodated charges in the bulk deep-trap states. Notably, the memory device achieved a high memory window of 100 V (Fig. 3f). The increased trap density and trap energy for both electrons and holes in the poly(4-fluorostyrene) contributed to a high sheet charge density of 6.8 × 1012 cm−2.
In addition to styrenic polymers, polymers using short π-conjugated moieties as the pendant group have been used as the electret layer in transistor memory. Chen et al. reported polymer electrets of linear polystyrene (PS) para-substituted with π-conjugated oligofluorenes.60 The fluorene units provided vacancies for hole trapping, and the memory windows of the device were enhanced with increasing conjugation length. The longest fluorene side group created a small barrier to facilitate the injection of electrons from pentacene due to lower lowest unoccupied molecular orbital (LUMO) level and smallest band gap. The reflecting program/erase current switch of the devices was maintained for over 100 cycles, showing high stability and full reversibility. A similar structure was designed with one or three thiophene units in the side chain (Fig. 4a). Given the higher highest occupied molecular orbital (HOMO) level and stronger electron-donating properties of the thiophene units, more holes were transferred from the n-type semiconducting N,N′-bis(2-phenylethyl)perylene-3,4,9,10-bis(dicarboximide) (BPE-PTCDI) layer to the electret layer (Fig. 4b).46 The memory device using PVTT electret showed memory window of 81 V, on/off current ratio of 3.6 × 103, which is higher than that of PVT whose memory window and on/off current ratio are 49 V and 1.2 × 102, respectively (Fig. 4c). Hence, tuning the pendant conjugation length/strength allows to control the magnitude of the memory window.
Fig. 4 (a) Device architecture of the BPE-PTCDI thin film based OFET memory (left) and chemical structures of polymer electrets with conjugated side chain (right). (b) Energy level diagram of polymer electrets, BPE-PTCDI semiconductor. (c) Vth shifts in transfer curves for the BPE-PTCDI OFET memory device. Reproduced with permission.46 Copyright 2013, The Royal Society of Chemistry. |
Fig. 5 (a) Device architecture of the MH-b-PS based OFET memory (left) and chemical structures of polymer electrets (right). (b) Transfer characteristics after electrical writing and erasing of the memory device comprising MH-b-PS polymer electret. (c) AFM phase images of the MS-b-PS film with different solvent annealing time. Reproduced with permission.47 Copyright 2014, Wiley-VCH. (d) AFM images and schematic illustration of the PS-b-P4VP/ferrocene electret thin film after solvent annealing. (e) Endurance cycles and retention tests of memory devices based on the PS-b-P4VP/ferrocene polymer electret. Reproduced with permission.49 Copyright 2015, American Chemical Society. |
A memory device using MH-b-PS with a cylindrical structure showed a higher memory window than the PS electret and had a superior charge retention longer than 104 s without current leakage. Maltoheptaose block copolymers comprising pendant-conjugated fluorene moieties (MH-b-PStFln) have subsequently been used as electrets for transistor memory with ambipolar trapping.48 Under memory operation, a large negative Vth shift was observed after introducing pendant-conjugated fluorene moieties, indicating hole carrier trapping. In addition, the memory characteristics of MH-b-PStFln-based memory devices could be modulated through fabrication, thin-film morphology, and π-conjugation length of the pendant group. Liu et al. then reported a transistor memory based on supramolecular PS-block-poly(4-vinylpyridine) (PS-b-P4VP) containing hydroxyl-functionalized ferrocene small molecules (FM) as charge-trapping sites.49 The block copolymer acted as a template for defining FM nanoscale trapping sites with different morphologies (Fig. 5d). The nanocomposites formed electrets for memory devices with stable charge retention, as indicated by program/erase cycles and charge retention tests (Fig. 5e). Overall, memory characteristics can be easily tailored by controlling the morphology of the block copolymer and hybrid nanocomposite thin films.
Another advantage of using a block copolymer electret is that it simplifies fabrication of transistor memory devices. Wang et al. synthesized donor–acceptor rod–coil diblock copolymers of poly(3-hexylthiophene) (P3HT)-block-poly(pendant isoindigo) (Piso) P3HT44-b-Pison (Fig. 6a) and employed them as semiconductor for transistor memory to integrate charge-transport and charge-trapping properties into a single channel layer.50 P3HT was intended for charge transport, and pendant Piso blocks with different ratios were used as charge storage elements in OFET memory devices. The polymer thin film showed a well-distributed nanofibrillar structure, as shown in Fig. 6b, contributing to the high carrier mobility when used as the channel. Fig. 6c shows the transfer characteristics of the device with P3HT44-b-Piso100. During writing, several electrons were induced at the LUMO level of Piso by the positive electric field, leading to a positive Vth shift. This is because the generated electrons in the Piso domain induce extra holes accumulated in the P3HT channel before scanning. On the other hand, the trapped electrons at the Piso coil could be erased using a negative voltage bias, and Vth was shifted back to its initial state, as illustrated in Fig. 6d. The stability of the memory device was not affected by the channel integration and trapping ability. The stable data retention and endurance ability obtained from long-term stability and write–read–erase–reread cycle tests are shown in Fig. 6e. Recently, Chiang et al. developed phototransistor memory using a conjugated block copolymer as the dielectric layer. They synthesized a block polymer of solanesol-functionalized perylenediimide (PDI) and employed it as an electret in an n-type (BPE-PDI) transistor.51Fig. 6f shows the device architecture and chemical structures of the solanesol-functionalized perylenediimide and BPE-PDI. Fig. 6g shows the typical transfer curves of n-type transport behavior in the initial/erase state of the devices. A negative Vth shift was observed in the corresponding programmed state after photo-programming. The photogenerated electrons migrated through the semiconductor, leaving the counterpart photogenerated holes behind the coil segment, thus altering the conductance states in the active channel (Fig. 6h). Furthermore, the self-assembled behavior induced by thermal annealing defined the trapping sites and tunneling regions in the conjugated cores and side chains, respectively, enabling a fast response with an excellent memory ratio of 105 over 104 s and high sensitivity to multiband light illumination (Fig. 6i). In general, tuning the feasibility of block copolymer electrets is beneficial for obtaining desired electronic properties.
Fig. 6 (a) Chemical structure and (b) AFM phase images of P3HT44-b-Pison polymers. (c) Transfer characteristics after electrical writing and erasing of the memory device using P3HT44-b-Pison as the channel and memory layer simultaneously. (d) Retention time test of the memory device. (e) Illustration of energy levels of P3HT rod and Piso coil and the proposed mechanism. Reproduced with permission.50 Copyright 2016, Wiley-VCH. (f) Device architecture and chemical structure of sol-PDI. (g) Transfer characteristics after electrical writing and photoerasing of the memory device. (h) Energy-level diagram and working mechanism. (i) Transient characteristics of the phototransistor memory. Reproduced with permission.51 Copyright 2020, Wiley-VCH. |
Fig. 7 (a) Schematic configuration of the CPNs based OFET memory and chemical structures of PFO and PFBT. (b) Transfer characteristics after electrical writing and erasing of the memory device using PFO CPNs as nano-floating gates. (c) Retention time test of the memory device. Reproduced with permission.52 Copyright 2015, Wiley-VCH. (d) Chemical structure of cross-linked nanoparticles and corresponding TEM images of the spin-coat thin films. (e) Transfer characteristics after electrical writing and erasing of the memory device using poly(PEGMA)m-b-poly(DB3VT)n as nano-floating gates. (f) Retention time test of the memory device. Reproduced with permission.53 Copyright 2016, The Royal Society of Chemistry. |
Conjugated polymer electrets provide optoelectronic properties that enable the implementation of light programmable/erasable transistor memory, called photonic transistor memory. The charge-trapping capacity of OFET memory devices can be further improved through light-assisted programming. In addition, photonic programming is more adequate than electrical programming for achieving multilevel data storage with high discrepancy, as it avoids the drawback of destructive reading during electrical reading. Ling et al. used PFO as a photoluminescent polymer electret for phototransistor memory devices.54 They found that β-conformation is beneficial for electron trapping, thereby enhancing memory stability. This result is in accordance with the earlier discussion on CPN-based transistor memory devices. Photonic OFET memory with β-phase PFO could be light reset and showed a larger memory window of 44.8 V for an electrical writing time of 20 ms with an acceptable memory ratio of 103 over 8000 s. The same approach was used by Chiu et al., revealing an improved memory ratio of 107 over 4000 s under electrical writing and photo-assisted electrical erasing using 405 nm light.61 However, the semiconducting nature of PFO deteriorated the stability of the trapped charges, and destructive readout with gate bias was necessary for operation. Shih and Chen et al. proposed a blend of conjugated polymers and insulated polymers as photoactive polymer electrets to improve memory performance, obtaining a multilevel photoresponse. The constituent conjugated polymers included PFO, poly[2-methoxy-5-(2-ethylhexyloxy)-1,4-phenylenevinylene], and poly[(9,9-di-n-octylfluorenyl-2,7-diyl)-alt-(benzo[2,1,3]thiadiazol-4,8-diyl)] (F8BT).34 The constituent insulated polymers, including PS and poly(methyl methacrylate) (PMMA) along with their chemical structures and device architectures are shown in Fig. 8a. The phase-separation morphology of the blend film could be modulated by different solvents, as shown in Fig. 8b. In addition, a high contact area between the conjugated and insulated polymers with a discrete distribution could be achieved using chlorobenzene as the solvent. As a photoactive electret, the photogenerated electrons from the conjugated polymer could be transferred to the proximate insulated polymers, and photogenerated holes were transduced to the pentacene channel for photoinduced electron trapping during photo-writing. To achieve electrical erasing, holes were injected from the pentacene channel to recombine with trapped electrons. The device exhibited a high memory ratio of 5 × 104 over 105 s (Fig. 8c) under light illumination with a wavelength of 405 nm and intensity of 5 mW cm−2. Later, Xu et al. applied a conjugated/insulated polymer blend of F8BT/PMMA into a three-level phototransistor memory, in which the memory states were defined using gate bias to obtain a 0-to-1 state transition and gate bias with light illumination to obtain a 1-to-2 state transition.55 The memory device had exceptional memory ratios of 103 (0–2 state) and 102 (0–1 state) over 2 × 104 s.
Fig. 8 (a) Device architecture and chemical structures of the conjugated polymers and insulated polymers in the polymer blend electrets. (b) Transient characteristics of the photonic memory. (c) Retention time test of the memory device. Reproduced with permission.34 Copyright 2019, American Chemical Society. (d) Synthetic route of PFO-b-PS BCPs (e) AFM phase images of the annealed polymer films. (f) Schematic illustration of the morphology changes for the polymer films after thermal annealing. (g) Retention time test of the memory devices. Reproduced with permission.33 Copyright 2021, The Royal Society of Chemistry. (h) Device architecture and chemical structure of the materials in the channel and memory layers. (i) UV-vis absorption spectra of PF-b-Piso and pentacene. (j) Retention time test of the photonic memory device after light exposure. Reproduced with permission.57 Copyright 2021, Wiley-VCH. |
Conjugated block polymers comprising insulated segments as electrets provide photonic memory effects similar to those of the polymer blend, while increasing stability. In fact, the severe phase separation observed in the conjugated/insulated polymer blends can be eliminated, thus improving the memory performance. Chen et al. synthesized block copolymers of PFO5k-block-PSn with different PS lengths (Fig. 8d) and used them as photoactive electrets in pentacene-based phototransistor memory.33 The polymer exhibited a well-dispersed microphase-separated morphology, which stabilized the trapped electrons at the interface of the PFO and PS domains. As shown in Fig. 8e, PFO-block-PS22k possessed an enhanced PS content and exhibited a smoother surface than PFO-block-PS5k, which had a fiber-like structure with a low PS content. In addition to the morphological changes, PFO achieved β-conformation when incorporated in block copolymers (Fig. 8f), thereby improving the stability of trapped electrons, agreeing with the results reported by Ling et al. By optimizing the PS content of the memory device, a more stable photoresponse and memory window could be achieved, as shown in Fig. 8g. Notably, a memory device composed of PFO-block-PS22k achieved a high memory ratio of 104 with a retention time over 104 s. Subsequently, block copolymers composed of PFO and poly(vinylphenyl oxadiazole) (PFO-b-POXD) were used as electrets to investigate the influence of the donor–acceptor effect on memory performance (Fig. 8h).56 The memory could be triggered by light with wavelengths from 254 to 405 nm according to the absorption region (Fig. 8i). A memory device composed of PFO-b-POXD and BPE-PDI exhibited efficient electrical writing/photo-erasing behavior with a high memory ratio of 105 and a retention time over 104 s under illumination by 254 nm light with a low intensity of 1 mW cm−2 (Fig. 8j). Chen et al. reported a panchromatic memory device using pentacene as the channel and block copolymers composed of PFO and Piso as the electret.57 Complementing the photoresponsivity of the PFO to blue light, Piso served as an insulated coil and ultraviolet (UV)-active polymer, allowing the memory device to respond to UVC (254 nm) and UVA (365 nm) light with memory ratios of 103 and 104, respectively. Notably, the photoinduced electrons in the pentacene channel could be transduced into the block copolymer electret without assistance of gate bias, thus allowing the memory device to achieve memory ratios of 104 and 102 under green and red light, respectively. These results indicate that trimming electron-donating/accepting groups in polymer electrets not only modulates the energy levels and optical absorption but also regulates the polarity and storage of the charges trapped within the electrets.
Aggregation-enhanced-emission polymers have been employed in photonic transistor memory devices. Cheng et al. introduced an electret composed of an aggregation-enhanced-emission active polyamide (TPA-CN-TPE) that emitted strong green light under UV irradiation for subsequent absorption by a pentacene channel.58 The photoinduced excitons in the channel could be separated with the assistance of a gate bias, leading to substantial shifts in the threshold voltage that could be considered as photo-writing. Their memory device could be erased by applying a reverse gate bias to achieve a high memory ratio of 104 over 104 s. On the other hand, an aggregation-enhanced-emission inactive aromatic polyimide film exhibited very weak luminescence because it had a much stronger intramolecular charge-transfer effect than that of TPA-CN-TPE. Subsequently, Chen et al. reported an aggregation-caused-quenching active polymer electret of poly(carbazole-dioxazine) (Poly(CD)).59 Owing to its strong hole-trapping capability, an ultrahigh memory window of 82 V could be achieved by electrically writing a Poly(CD)-based device. In photo-erasing, Poly(CD) efficiently generated excitons under light illumination to eliminate the trapped charges in the electret. Owing to the reported research progress, polymer materials and their derivatives are being increasingly applied to versatile information storage.
Fig. 9 (a) Schematic representation of Au NPs with multiple H-bond-donating groups, chemical structure of PS-P2VP, and TEM image of Au NPs. (b) Dual sweeping I–V curve of the device using electret comprising 40% Au NPs. (c) Retention time test of the memory devices. Reproduced with permission.62 Copyright 2012, American Chemical Society. (d) Schematic configuration of the OFET memory device and the chemical structure of the polymer matrix. (e) Transfer characteristics after electrical writing and erasing of the memory device using PVPK/ZnO as nano-floating gates. (f) Mechanisms and energy band diagrams under positive and negative bias. Reproduced with permission.63 Copyright 2015, Springer Nature. (g) Chemical structure of n-polymer dielectric of N(PTPMA)3 and organic materials of PCBM, TIPS-pen, and ferrocene. Transfer characteristics after electrical writing and erasing of the memory device with (h) N(PTPMA)3 and (i) 5 wt% PCBM:N(PTPMA)3 as electrets. Reproduced with permission.64 Copyright 2014, American Chemical Society. |
Shih et al. used a wide-bandgap zinc oxide NP blend with a poly(9-(4-vinylphenyl) carbazole) (PVPK) polymer matrix as the memory layer to construct transistor memory.63Fig. 9d shows the device and material structures. The device based on hybrid electret exhibited electric bistability owing to the electron trapping of zinc oxide NPs and hole trapping in PVPK, as illustrated in Fig. 9e and f. The fabricated transistor memory devices exhibited a memory window of 60 V with a retention time over 104 s and a relatively high transparency of 90% at a wavelength of 500 nm. The reduced transparency of NP hybrid electrets, on the other hand, suggests the potential to construct light-responsive memory devices. Zhou et al. reported a hybrid floating-gate electret comprising gold–silver core shell nanorods (Au@Ag NR) uniformly distributed in poly(vinylpyrrolidone) (PVPy).65 The plasmon resonance effect of nanorods could be manipulated by varying either the size of the gold cores or the thickness of the silver shells to achieve strong absorbance and a wide-spectrum response range from the visible to the near-infrared region. The resulting memory device had acceptable memory windows of 20 V after 104 s under memory programming using photo-assisted writing/erasing with gate bias. In addition, the memory device possessed tunable multilevel data storage with light assistance.
Small molecules provide advantages such as easy synthesis, low-cost solution processing, and controlled molecular weight and morphology, making them good candidates for molecular floating gates. Fullerene materials (C60 and [6,6]-phenyl C61-butyric acid methylester—PCBM) are the most used n-type small molecular floating gates because of their nanoscale structures and low-lying LUMO energy levels. Liu et al. used common organic molecules such as ferrocene as donors blended into the polymer matrix to serve as the charge storage layer in copper-phthalocyanine-based transistor memory.72 The charge could tunnel through the insulator polymer to an organic donor when copper phthalocyanine contacted the small molecules. The carriers were stored, and the device exhibited a sharp increase in conductivity/memory switching after the charge transfer. Chiu et al. constructed nonvolatile OFET memory devices using a blend electret with N(PTPMA)3 and PCBM (Fig. 9g).64 They found that the memory feature can be changed from a write-once/read-many-type device using N(PTPMA)3 as the electret to a flash type by adding PCBM increased from 0 to 5 wt% (Fig. 9h and i). Chou et al. reported a supramolecular polymer electret made of poly(4-vinylpyridine) coupled with high loading of small molecules of phenol, 2-naphthol, and 2-hydroxyanthracene through hydrogen bond interactions as a charge-trapping layer.66 Owing to the electron-accepting ability of the benzene ring, the device using electret containing 50% of 2-naphthol showed a large positive Vth shift of 61 V after applying a positive gate bias of 100 V for 1 s. The memory windows of these devices were significantly enhanced by increasing the conjugation size of the molecules. Moreover, a superior memory ratio of more than 107 over 104 s was achieved in the memory devices. Floating-gate electrets comprising a photoactive molecule have been used in memory devices to realize photo-writing/-erasing without gate bias. Park et al. reported a pentacene-based FET memory using a poly(2-vinylnaphthalene) (PVN)/C60 hybrid electret with dual-mode storage and photoinduced erasing effects under 350 nm UV light (Fig. 10a).67 When exposed to light, C60 generated excitons, and these photoexcited carriers contributed to eliminate trapped charge carriers, resulting in the photo-induced recovery of the OFET performance (Fig. 10b). The memory devices showed good memory current switching with repeated programing/erasing processes over 100 cycles and retention times of more than 105 s both for the hole- and electron-storage modes. The memory characteristics can be improved by controlling the optical absorption of the incorporated organic molecules, polymer electret, and channel material as well as the energy alignment between them. Shiono et al. proposed a P3HT-based transistor memory device using a PMMA/6,13-bis(triisopropylsilylethynyl) (TIPS) pentacene blend layer as the electret.68 Photocarriers were generated in both the P3HT film and PMMA/TIPS blend layer. Given the multiple absorption and appropriate energy alignment between P3HT and TIPS pentacene, the memory device could perform photo-assisted electrical writing/erasing with blue/green/red light in a memory window of 25–30 V with a memory ratio of 102–103 over 3000 s. Liou et al. investigated the polymer electret effects on phototransistor memory using triphenylamine-based small molecules (TPA-SM) and polyamide (PA) or polyimide (PI) as the polymer matrix (Fig. 10c).69 During UV-assisted electrical writing, the photoluminescence emissions produced by the photogating molecules were absorbed by the top pentacene, as confirmed by the absorption spectra (Fig. 10d), thus producing photoinduced excitons that were transduced into holes and electrons. PI produced a wider bandgap than PA, potentially improving charge trapping. Overall, memory devices fabricated from PI and TPA units have demonstrated high memory ratios of 105 over 104 s, outperforming hybrid electrets based on a PA matrix.
Fig. 10 (a) Device architecture and (b) transfer characteristics after electrical writing and photoerasing of the memory device comprising floating gate electret of PVN and C60. Reproduced with permission.67 Copyright 2017, American Chemical Society. (c) Schematic diagram of the organic phototransistor memories and chemical structures of PA, PI and SM used in the electret layer. (d) Absorption spectra of SM and pentacene and emission spectra (excited at 365 nm) of PA and PI thin films. Reproduced with permission.69 Copyright 2019, The Royal Society of Chemistry. (e) Device configuration of the PVPK NCs based photomemory. (f) TEM images of the MAPbBr3/PS composite film. (g) The operating mechanism of the nonvolatile perovskite-based photomemory. Reproduced with permission.70 Copyright 2017, Wiley-VCH. (h) Schematical illustration of the aggregations at the interface of pentacene and hybrid perovskite-based layers and illustration of NCs embedded in the polymer matrix. (i) Transfer characteristics after photo writing and electrical erasing of the memory device comprising. Reproduced with permission.73 Copyright 2018, The Royal Society of Chemistry. |
Photoactive floating-gate electrets based on metal NPs or organic molecules usually require a high incident light density or long exposure time for photo-writing/-erasing possibly owing to their weak photoresponses. Thus, photoactive materials with higher absorption coefficients or exciton lifetimes, such as perovskite NCs, can be incorporated. Perovskite NCs possess strong photoluminescence emission capabilities, low exciton binding energies, intense light-harvesting capabilities, and long exciton lifetimes, being promising photogates for floating-gate electrets. Owing to their compelling properties, perovskite NCs have been developed for phototransistor memory applications. Chen et al. inserted a hybrid composite comprising perovskite (MAPbBr3) NCs and PS beneath a pentacene semiconductor in a phototransistor memory (Fig. 10e).70 The in situ formation of perovskite NCs in polymer matrices provided a uniform thin film in which NCs were embedded into PS matrices (Fig. 10f). Photoexcitation occurred in the NCs under exposure to irradiation, and photoinduced carriers were generated. Owing to the energy level difference between perovskite and pentacene, the holes were transferred to pentacene and served as charge carriers in the active channel, while the electrons were trapped in the noncontinuous NCs to inhibit the trapped-charge dissipation. The photo-programmed photo-memory could be erased by applying a negative gate bias to prompt hole injection from pentacene to perovskite, as illustrated in Fig. 10g. The device exhibited acceptable photoresponsivity and stable memory ratios of 104 over 120 days. The effects of the polymer matrix on the performance of transistor memory were then reported by Ercan et al. They used poly(4-vinylphenol), PMMA, and poly(methacrylic acid) PMAA as polymer matrices blended with MAPbBr3 NCs to evaluate the structure–performance relation in phototransistor memory.73 They found that the size of NCs can be modulated by using different polymer matrices during the in situ formation because of the dissimilar chemical interactions between the host polymers and perovskite (Fig. 10h). The photoresponse, including the on/off current ratio and memory windows, increased as the size of the embedded perovskite NCs decreased (Fig. 10i). This photoresponse can be attributed to the enhanced photo-induced charge transfer across the dielectric/pentacene interface. The results reveal the importance of choosing a suitable polymer matrix for a hybrid nanocomposite and may contribute to the optimization of memory devices. In addition to evenly distributed perovskite NCs, spatially addressable NCs in an insulated polymer matrix have also been investigated. Chang et al. used PS-block-polyethylene (PS-b-PEO) as an insulating matrix for perovskite NCs.71 By manipulating the interfaces and self-assembled morphology of the floating-gate electret, they achieved ultrafast charge transfer rate, efficiency, and memory response with an acceptable memory ratio of 102 under 5 ms light exposure. With their rapid development, floating-gate electrets with polymer dots, inorganic quantum dots, and perovskite NCs may contribute to the advancement of high-performance phototransistor memory devices.
Fig. 11 (a) Chemical structure of alpha phase, beta phase and gamma phase conformations of poly(vinylidene fluoride), as well as the chemical structure of poly(vinylidene fluoride-co-trifluoroethylene), poly(vinylidene fluoride-co-hexafluoropropylene) and (poly(vinylidene fluoride-co-chlorotrifluoroethylene)). (b) The photograph of arrays of the flexible ferroelectric OFET memory. (c) Transfer characteristics of the ferroelectric OFET with a 7 nm thick TTC passivation layer. (d) Endurance property and (e) mechanical bending durability of the device. Reproduced with permission.77 Copyright 2018, Elsevier. |
The thin-film morphology of a ferroelectric film is essential in the interface with semiconductors. Kang et al. applied confined crystallization to prepare a ferroelectric polymer film. The confined crystallized polymer reduced the gate leakage current and facilitated ferroelectric polarization switching.78 Laudari et al. developed a textured poling method by applying a lateral electric field near the gate electrode, dramatically reducing the gate leakage current and increasing the charge transport in FeTM.79 Nguyen et al. fabricated a nonvolatile FeTM device using pentacene as the semiconductor layer and poly(vinylidenefluoride-trifluoroethylene) (P(VDF-TrFE)) as the gate insulator.80 They improved the surface roughness by changing the crystallinity of the P(VDF-TrFE) film via annealing at 140 °C. A 104 on/off switching current ratio was maintained for 5000 s. On the other hand, Xu et al. deposited a long-chain alkane molecule, tetratetracontane, as a protective layer on a poly(vinylidenefluoride-trifluoroethylene-chlorotrifluoroethylene)terpolymer (P(VDF-TrFE-CTFE)) film surface to protect the interfacial trap and improve the crystalline quality of a pentacene film (Fig. 11b).77 The device could be operated under a voltage of 15 V, mobility of up to 0.5 cm−2 V−1 s−1, and stable programming/erasure over 1000 cycles. They achieved a storage retention and durability of 6000 s and excellent mechanical bending durability (Fig. 11c–e). Song et al. presented an FeTM using 2,7-dioctyl[1]benzothieno[3,2-b][1]benzothiophene (C8-BTBT) as the semiconductor layer and PMMA as the buffer layer.81 The surface roughness of the PMMA/P(VDF-TrFE) surface was reduced from 3.6 to 2.7 nm by increasing the PMMA concentration from 0.08 wt% to 0.1 wt%. They obtained a carrier mobility up to 5.6 cm−2 V−1 s−1 and an on/off ratio of 106. The device exhibited a switching time of approximately 3.0 ms from the off to on state. FeTM using a blended layer of ferroelectric and polymer to improve performance has also been proposed. Kim et al. fabricated FeTM using a P(VDF-TrFE)/PMMA blended buffer layer to improve the electrical performance. The memory device with the buffer layer showed an improvement by a factor of 25 in the on-current compared with the use of a single layer, prolonged memory retention (103 s), and a higher on/off switching current ratio of 104.
Research progress has facilitated the development of FeTM based on PVDF materials. The fabrication of PVDF-based memory devices has emerged as a promising research direction, providing a technical solution for next-generation wearable devices owing to their remarkable advantages in terms of data storage, easy fabrication, low cost, and flexibility.
Fig. 12 (a) The distribution state of ions in the electrolyte without electric field. (b) Ions move in the electrolyte and accumulate at the electrolyte/gate electrode and electrolyte/channel layer interface under the induction of the electric field, forming an EDL. (c) Ions penetrate from the electrolyte into the channel layer under the action of a large electric field to achieve electrochemical doping. Reproduced with permission.19 Copyright 2021, Wiley-VCH. (d) The schematic diagram of SnO2 nanowire-based neuron transistor gated by the chitosan film on FTO glass substrate. (e) EPSC measured as a function of time by applying spikes (2.0 V, 50 ms, 9t = 50 ms). (f) EPSC amplitude ratio plotted as a function of presynaptic spike frequency. (g) The light density dependent EPSC amplitude. Reproduced with permission.82 Copyright 2016, The Royal Society of Chemistry. (h) EPSCs triggered by pre-synaptic spikes 1 (0.5 V, 20 ms) and pre-synaptic spikes 2 (1 V, 20 ms), respectively. (i) Measured EPSC measured plotted as a function of time is plotted as a function of Δt(pre2–pre1) between the two pre-synaptic spikes. Reproduced with permission.83 Copyright 2014, The Royal Society of Chemistry. |
A variety of organic electrolytes have been used to fabricate ion-gate neuromorphic devices.85,86 Organic electrolyte materials can be applied to flexible devices because of their inherent characteristics, and the functional groups of organic materials can be selected according to electron and photon conduction properties required for neuromorphic devices. Moreover, polymer materials can easily achieve ion penetration under an electric field. The doped ions of an organic polymer electrolyte can penetrate deeply by trapping under an electric field given the large free volume of the polymer. Zheng et al. fabricated synaptic transistors using a chitosan polymer electrolyte as the gate dielectric, which is a cationic biopolymer derived from chitin deacetylation.87 This electrolyte is a non-toxic, harmless, and degradable organic material with a good electric double-layer effect. The capacitance–frequency relation of chitosan films showed that the capacitance decreased as the frequency increased owing to the formation of an electric double layer on the chitosan/metal electrode. The device exhibited a low operating voltage of 1.5 V, large switching ratio of 105, and field-effect mobility of 8.3 cm2 V−1 s−1. Gou et al. used chitosan as the gate dielectric to fabricate synaptic transistors (Fig. 12d).82 They simulated paired-pulse facilitation and high-pass filtering in the short-term memory characteristics of synapses (Fig. 12e and f). In addition, they studied the influence of photon density on postsynaptic current intensity and found that EPSC values triggered by the presynaptic pulse were gradually improved with the light intensity (Fig. 12g). Meanwhile, Wu et al. prepared a synaptic transistor on a paper substrate using chitosan as the gate dielectric material.83 They simulated the short-term plasticity of synaptic transistors with functions including paired-pulse facilitation, dynamic filtering, and spatiotemporal signal processing. Fig. 12h shows the EPSC triggered by presynaptic spikes 1 (0.5 V, 20 ms) and 2 (1 V, 20 ms). Fig. 12i shows the EPSC amplitude according to Δt(pre2–pre1). For Δt = 0, both the pre- and postsynaptic neurons were simultaneously active, and the EPSC amplitude showed the largest increase over the entire Δt range because of the synchronous activation of both spikes. This change gradually decreased as the relative timing of both spikes increased regardless of their temporal order, mimicking the symmetry of the Hebbian learning rule.
Gelatin is a low-cost natural protein with good biocompatibility, degradability, and bioabsorbability. It has a wide range of applications in biopharmaceuticals, food, and other industries. Liu et al. fabricated synaptic transistors using gelatin gel as the gate dielectric material.90 Owing to the hygroscopicity of gelatin, many charged ions were produced by the interaction of water in the dielectric film. The synaptic transistor with gelatin exhibited high performance and a low working voltage. In addition, synaptic short-term memory, long-term memory, and a famous Pavlovian dog experiment were simulated. Synaptic devices with gelatin gel as the gate insulator are suitable for large-scale bending and folding and have low processing temperature and cost. Thus, gelatin gel is a promising material. On the other hand, wheat starch is an organic polymer with many advantages such as being non-toxic, environmentally friendly, degradable, biocompatible, and renewable. Gao et al. fabricated synaptic transistors using wheat starch as the gate dielectric material and simulated EPSC, paired-pulse facilitation, dendritic integration, and dynamic filtering. By adjusting the ion response in the starch gate dielectric layer, superlinear summation of synapses was also simulated.
Fig. 13 (a) Schematic structure of the synaptic transistor with the PVN electret layer and the PDVT-10 semiconductor layer. (b) Transfer characteristics after electrical writing and erasing of the electret-based synaptic transistor. The response to the device triggered by a pair of presynaptic (c) positive and (d) negative pulses with an inter-spike interval time Δt. (e) Schematic diagram of an artificial neural network (left) and recognition accuracy of the MLP simulator based on the electret-based synaptic device compared to an ideal with near-linear updates (right). Reproduced with permission.43 Copyright 2020, American Chemical Society. (f) Schematic image demonstrating the neural signal transmission of biological synapses in neuron and the simplified device structure of light-stimulated organic synaptic transistors. (g) EPSC trigged by a UV light spike (360 nm, 0.90 mW cm−2, 200 ms) with a constant Vds of −1 V and Vgs of 2 V. (h) PPF index as the function of light pulse interval (ΔT) with a fixed light pulse intensity of 0.90 mW cm−2 and a light pulse width of 200 ms. (i) Normalized channel conductance changes as a function of time with different number of light pulses. (j) Dynamic learning and forgetting process of the T-shape synaptic transistors array. Reproduced with permission.84 Copyright 2018, American Chemical Society. |
Light-controllable synaptic devices can be obtained using polymer electrets. Huang et al. employed a polyacrylonitrile film as the dielectric layer for OFET memory with an organic semiconductor, C8-BTBT, serving as a p-type channel (Fig. 13f).84 The strongly polar groups of the polyacrylonitrile dielectric film induced a strong charge-trapping effect at the organic semiconductor/polyacrylonitrile interface. Trapping and de-trapping of the photogenerated charges at the interface provided the OFET with a synapse-like behavior. Moreover, memory and learning behaviors similar to those of the human brain were also observed in these devices by tuning the light stimulation parameters, including the light pulse width, intensity, and number of light pulses. EPSC triggered by a pair of light pulses and the paired-pulse facilitation index are shown in Fig. 13g and h. The memory level increased through light-stimulating rehearsal (Fig. 13i). Dynamic learning and forgetting using UV light stimulus were also demonstrated (Fig. 13j), indicating potential applicability in neuromorphic computing.
Fig. 14 (a) Schematic device structure of the ferroelectric synaptic transistors and molecular structures of PVDF-TrFE and pentacene. (b) PSC as a function of the number of pulses with different amplitudes at a fixed width of time. (c) Symmetric and (d) asymmetric STDP of the ferroelectric-gate organic neuromorphic transistor, respectively. Reproduced with permission.88 Copyright 2019, American Chemical Society. (e) Schematic illustration of the synaptic device structure. (f) PSC change before and after bending. (g) SW change ratio and paired-pulse ratio under strain. Reproduced with permission.89 Copyright 2020, Springer Nature. |
Fig. 15 (a) Schematic device structure of the CsPbBr3 based photonic synaptic transistor. (b) EPSCs excited by photonic pulses with fixed wavelength of 365 nm and varied intensity for 1 s. (c) The PPF effect emulated by two identical light pulses. Reproduced with permission.91 Copyright 2018, Wiley-VCH. (d) Schematic device structure of the PVP/CsBi3I10 hybrid floating gate based photonic synaptic transistor. (e) Memory mechanisms of the device during light programming and electrical erasing. (f) EPSC triggered by a single optical pulse. (g) PPF values as a function of the light-pulse time interval. (h) The change of EPSC as a function of pulse width at different light intensities. (i) EPSC triggered by different number of optical pulses. Reproduced with permission.92 Copyright 2021, American Chemical Society. |
Overall, the abundant polymers enrich the diversity of synaptic transistors, potentially constituting a basic computing unit for next-generation neuromorphic systems. The soft nature of polymer electrets is realizing stretchable synaptic transistors, which morphs not only the electrical properties of neurons but also the mechanical properties.25,93
We summarize some key points regarding polymer electrets. (1) A pendant polymer with hydrophobic characteristics is beneficial for the charge-trapping layer to prevent charge dissipation loss. (2) Block copolymers with suitable microphase-separation morphologies can enhance memory performance and stability. (3) Conjugated moieties can be used for charge trapping of holes or electrons. The conjugation length should be controlled in small portions to prevent current leakage from the electret layer to the semiconductor. (4) Chemical interactions between doped nanomaterials and a polymer matrix are required for hybrid polymer electrets. The size and distribution of NCs substantially impact the memory performance. (5) Suitable HOMO/LUMO levels of electrets or doping materials relative to organic semiconductors are necessary to ensure hole/electron separation, transfer and trapping conditions, and stability. (6) A photonic transistor memory can be realized by introducing a photoactive polymer electret below the channel. It is possible to achieve field-assisted transfer of photoinduced charges from the channel to the polymer electret and to localize these charges to induce memory behaviors. (7) Ferroelectric polymers offer advantages such as durability, fast switching, and thermal stability. However, research should focus on the on/off ratio and low-power driving to optimize the channel layer and ferroelectricity, which are weaknesses of FeTM. (8) The polymer electret for synaptic devices needs further improvement of parameters in terms of linearity, power consumption, writing/erasing switching speed, and endurance. We envision many strategies for modifying polymer electrets such as incorporation of conjugated side chains, conjugated rod–coil block copolymers and the concept of hybrid floating gate electrets. It is foreseeable that above strategies will be used for future synaptic transistors.
Although the devices covered in this review show promising performance, more progress and efforts are needed for the development of practical applications. The development of polymer electrets faces challenges regarding (1) operational robustness, (2) scalability, (3) long-term air stability, and (4) stretchability. Robust operation and scalable memory integration are crucial for the success of silicon-based memory devices. Polymer-based memory also requires further research and development in terms of robustness and scalability. To achieve robust operation, surface traps that induce operational instability should be removed. A method to overcome the low scalability of polymer-based devices is essential for processing a large amount of information in modern products. To enhance scalability, a polymer material compatible with lithography should be developed. In addition, verification of air stability, which is a problem with organic materials, is also required. Practical polymer memory must operate without degradation even after years of use and under exposure to air. Finally, polymer-based insulated dielectrics without current leakage should be developed to enable flexible or stretchable memory devices that can accommodate the development of wearable electronics and electronic skin technologies. Overall, the potential of polymers in next-generation memory devices is considerable, and we believe that polymers will be key materials for the development of new functional memory devices. Although artificial synapses are available, various problems remain to be solved before using them in practical applications. Therefore, further research should be conducted to overcome the limitations of existing devices and fulfil the operation requirements of synaptic devices.
This journal is © The Royal Society of Chemistry 2022 |