Chang-Hyun
Kim
Department of Electronic Engineering, Gachon University, 13120 Seongnam, Republic of Korea. E-mail: chang-hyun.kim@gachon.ac.kr
First published on 8th April 2019
Electrical memories have been vital to our everyday life, and their impact will be more significant in a future that is data-centric, sensor-equipped, and artificial-intelligence-powered. This review aims at discussing advances in nanotrapping memories, a term that is coined to embrace devices that functionally rely upon embedded nanoscale charge-trapping objects. The rationalization, demonstrations, and engineering concepts suggest that nanotrapping memories position themselves as a promising platform for both traditional and bio-inspired hardware architectures, and that their strong materials emphasis fuels the upcoming interdisciplinary nanoscience research.
Memories are key ingredients of electronics, as they serve as a bridge between the sensing, processing, and communicating parts of any hardware architecture.9 In fact, the semiconductor memory industry is a mature one, making available a number of useful products. However, the requirements for next-generation memories should be different from those already in use, when thinking about the IoT and associated areas where the physical shape, tunability, and adaptability of devices become more critical than in traditional settings.10,11 Recognizing this opportunity, there has been a substantial expansion of research towards novel materials and multifunctional devices.12–14 Nanomaterial-based memories are an outstanding candidate for portable, wearable, infrastructure-embedded, or implantable products, because of their competitiveness for ultimate scaling-down and controllability. The state-of-the-art devices with e.g. graphene,15–17 carbon nanotubes,18–20 Si nanowires,21–23 or organic molecules24–26 are evidencing their great promise.
In this review, the phrase ‘nanotrapping memories (NTMs)’ is proposed to collectively describe a special class of nanomaterial-enabled memory technologies. Roughly speaking, NTMs refer to a range of devices incorporating nanomaterials as controllable charge traps (a more precise definition and classifications will follow). We have recently noticed remarkable progress in these particular devices as a distinct building block, which exhibits a high degree of design freedom, a favorable mechanical form factor, and excellent multifunctionality. Therefore, it is timely to deliver an overview of this emerging nanoelectronics platform, which is expected to fit well into both traditional and unconventional systems, including neuro-inspired computing.27–31
The remaining parts of the article are organized as follows. In Section 2, we first put forward a fresh look at two well-established concepts for building a solid foundation for novel memory devices. Section 3 illustrates the definition and key mechanisms of NTMs, and introduces their sub-categories. Section 4 then highlights some of the representative devices that strengthen the understanding of the operating principles and clarify the applicable areas. Section 5 offers a subjective view on how to successfully design and optimize future NTMs. Finally, Section 6 provides some concluding remarks. While NTMs can be created with various semiconductors, we restrict our attention to the organic-semiconductor-based ones, which we believe represent an ideal material combination towards mechanically flexible, low-cost/large-area-processable, and functionally tailored systems.32–36
Although organic-based devices have been quite notorious for trap-related problems, it is actually not the traps themselves to be blamed but their uncontrollability. For instance, Fig. 1 shows a dual-sweep transfer characteristic (gate voltage VGversus drain current ID) excerpted from a paper published in 2005 by Gu et al.37 These data were obtained from a pentacene OFET with a SiO2 dielectric. It is worth emphasizing that the observed ‘memory’ effect (i.e. two different ID levels at the same VG depending on the driving sequence) was not intended here and this particular OFET structure did not explicitly include any traditional kind of memory elements (e.g. a ferroelectric insulator or charge-storage electrode).12 Instead, the hysteresis was most likely due to the combined effects of intrinsic traps within polycrystalline pentacene and interface traps of the hydroxyl groups.50,51 Therefore, the real issue is the difficulty in having full control over these mechanisms, but if we could selectively eliminate some of the unnecessary traps while endowing the remaining traps with desired physical properties, it would eventually make up a useful memory device.
Fig. 1 Saturation-regime transfer characteristics of a pentacene OFET showing a considerable hysteresis (measured at a fixed drain voltage of −50 V). Id: drain current, Vgs: gate voltage. Reproduced with permission. Copyright 2005, American Institute of Physics.37 |
In fact, smart and purposeful engineering of trapping sites has become a reality thanks to the advances in materials and interface engineering,52 and emerging NTMs fully utilize this possibility of introducing and adjusting charge traps of different natures for the realization of advanced memory structures.
Fig. 2 Cross-sectional illustration of a traditional floating gate EEPROM device. The thicknesses of the tunneling and blocking oxides are denoted as d1 and d2, respectively. Reproduced with permission. Copyright 1989, Institute of Electrical and Electronics Engineers.53 |
The reason for revisiting the traditional floating gate effect here is that the basic mechanism is largely shared by NTMs. However, there are major differences that arise in terms of shapes and locations of floating materials, as well as their fabrication techniques, which are decisive factors that render NTMs highly tunable. First, nanomaterials in an NTM do not necessarily form a physically continuous layer while they can safely function as distributed and disconnected floating nodes. This underlines the possibilities for facile processing of a hybrid region where both dielectric and trapping materials are tightly intermixed. Second, the locations of floating gates can vary significantly from one device to another. A key to the function is the role of nanomaterials as externally controllable charge reservoirs, so they can even be placed in the semiconductor if efficient charge transfer can be maintained at the nanoscale. This aspect may weaken the appellation of floating ‘gates’ since the trapping materials do not always have to neighbor the gate or we can even build a device without any gate. In any case, when these materials are fully surrounded by a host matrix (either dielectric or semiconductor) and utilized as indirectly driven capacitors, the word choice is justified by both their appearance and mechanistic similarities. Third, in a classical floating gate device (such as that in Fig. 2), the three core layers (two dielectrics and the floating gate) are formally deposited, but in NTMs, manufacturing can be simplified in the cases where a nominally single material provides several properties. We will see below systems that employ surface self-oxidation or preliminary conformal capping for these purposes.
From an electrical point of view, what is common in all different types of NTMs, many of which will be discussed in the next section, is that the incorporated nanomaterials play a crucial role in determining the macroscopic properties despite their small volume fraction. This important characteristic stems from their efficient charge-trapping and detrapping capabilities at normally non-trapping pathways. Fig. 4 illustrates two charge-trapping mechanisms relevant to NTMs. The energy-offset mechanism refers to the energetically driven movement of charge carriers to a stable trapping state and their subsequent immobilization. The trapped carriers have the chance to be detrapped back into the transport level getting thermal energy. This mechanism is dominant in a composite-type channel where a semiconductor and nanotraps form a uniformly mixed phase and the trap material provides a sufficiently deep quantum-well-like structure. The field-induced tunneling mechanism becomes critical when the nanotraps are surrounded by a dielectric (either as a surface capping or an external film). Depending on the direction and strength of the applied field, carriers tunnel into the nanotraps or escape back into the channel. While in Fig. 4 we employed the case of a biased diode and an accumulated transistor for the respective mechanism, it is for illustration purposes only, and the actual material characteristics and device geometry dictate which mechanism outperforms the other one, and both mechanisms can occur in both devices. When the trapping materials are uncharged or empty, the memory is said to be in its ‘erased state’ and it provides a certain level of intrinsic terminal current. After charging them in different fashions, the device is now in the ‘programmed state’ and the current becomes altered. This is a generic explanation that applies to both diode and transistor NTMs. For transistors, a VT shift is often evoked to mention a state change. Although it seems natural to observe a lower current level in the programmed state (because we are talking about charges trapped), this is not always true because there are cases when the conduction carriers and trapped carriers are not of the same type, thus providing a larger density of counter charges and current when traps are occupied. Therefore, it is highly recommended to carefully establish a proper operating mechanism and analysis framework for each NTM, especially when we are presenting totally new materials or geometries.
Given the many different combinations of trapping materials, semiconductors, and device layouts, there are a virtually unlimited number of NTM variants. Nonetheless, in view of recent reports, we suggest categorizing them into two groups: NTMs with metallic nanostructures and those with carbon-based nanostructures. We will, from now on, exclusively deal with the devices that fall into either of these two sub-categories. Note that, among all possible structures (see Fig. 3), NTMs with non-carbon semiconducting trapping media will not be reviewed as they have not yet been investigated much. However, recently developed inorganic quantum dots (QDs) or hybrid perovskites are worth considering for a future generation of NTMs.59–62
Fig. 5 Metal-nanostructure NTMs: conventional applications. (a) Device structure of an n-type diode memory with Al or Au NPs. The molecular structure of the semiconductor and the relevant energy levels are given. (b) Cyclic current–voltage characteristics showing a resistive switching behavior. (a and b) Reproduced with permission. Copyright 2015, Elsevier.63 TEM images of (c) Au NPs and (d) Au@PPy core–shell NPs. (c and d) Reproduced with permission. Copyright 2018, Wiley-VCH.64 (e) Structure of a pentacene OFET memory with bimetallic NPs. (f) Shift of the transfer curve upon gate programming and erasing (measured at a drain voltage of −3 V). (e and f) Reproduced with permission. Copyright 2015, Elsevier.65 |
Fig. 6 Metal-nanostructure NTMs: neuromorphic applications. (a) A simple illustration of the biological signal transmission between neurons via a synaptic junction. (b) Structure and electrical configuration of the DNTT synaptic transistor (synapstor). (c) Spike-type input voltage signals. (d) Time-varying output currents measured from two different synapstors showing the STP behavior (inset: photograph of a flexible device array). (a–d) Reproduced with permission. Copyright 2016, Nature Publishing Group.69 (e) The STP response amplitude versus the absolute value of the spike amplitude in pentacene–Au NP transistors. (f) Immuno-fluorescence image of SH-SY5Y grown and differentiated on EGOS. The red color is yielded by Alexa Fluor 594 immuno-label staining β-III tubulin. (e and f) Reproduced with permission. Copyright 2016, Elsevier.70 |
Fig. 7 Carbon-nanostructure NTMs: conventional applications. (a) A structural illustration of the GQD-based memory transistor along with the chemical structures of the materials. (b) Repeated WRER cycling test using sequential VG signals of 60, 0, −60, and 0 V at a VD of −20 V. Inset: AFM topography of the pentacene layer. (a and b) Reproduced with permission. Copyright 2016, Institute of Physics.80 (c) Structure of the resistive memory based on a PCBM + PVK active layer. (d) Cross-section of the device with 9 wt% PCBM. (e) Optical absorption spectra of the composite films with different PCBM contents. (f) Statistical analysis of the resistances at HRS and LRS. (c–f) Reproduced with permission. Copyright 2019, Elsevier.81 |
Fig. 8 Carbon-nanostructure NTMs: neuromorphic applications. (a) The structure of the flexible synaptic transistor with C60 floating gates. (b) Gate-induced hole-trapping mechanism. (c) KPFM mapping of the trapping processes. (d) Temperature dependence of the relaxation time (E: activation energy). (e) Physiological learning, forgetting, and relearning experiences of the device. (a–e) Reproduced with permission. Copyright 2018, Wiley-VCH.90 |
In 2015, Casula et al. reported on an air-stable, electron-transporting diode NTM (Fig. 5a and b).63 The authors fabricated a vertical ITO (indium tin oxide)/N1400/NPs/N1400/Ag stack on glass with N1400 being the commercial name for a core-cyanated perylene derivative. The middle layer was composed of vacuum-evaporated Al or spray-coated Au NPs, to provide tunable morphologies and energy levels (Fig. 5a). Despite a substantial difference in their work functions, Al and Au NP based diodes showed similar resistive switching behaviors, as shown in Fig. 5b. We infer that this may reflect actual dissimilarities in the shapes and distributions of the NPs, and a thin surface alumina could also play a role. A high resistance ratio over 103 was obtained between on- and off-states, and a long data retention time on the order of 107 s was confirmed (for Au-NP devices). Importantly, the devices proved to be extremely stable in air, maintaining a reliable performance up to 16 months and enduring over 500 on–off cycling tests. Therefore, this device represents a promising platform that can satisfy a range of performance criteria (including long-term stability) critical to real applications.
A specific surface state (e.g. impurities or native oxides) may substantially contribute to the charge transfer kinetics at the metal/semiconductor interface, so probing and exploiting such nanoscale interfaces has become an important challenge. In this context, recent research on intentional pre-capping of NPs is worth discussing. In 2018, Zheng et al. demonstrated programmable negative differential resistance (NDR) in coplanar diodes made of self-assembled Au@polypyrrole (PPy) core–shell NPs (Fig. 5c and d).64 They achieved a bottom-up synthesis of hybrid NPs from cationic radicals on a prepolymerized PPy chain adhering to electronegative Au. By this method, NP aggregation was avoided, and a uniform dispersion with a well-defined capping structure was obtained, as shown in the transmission-electron microscopy (TEM) image in Fig. 5c and d. A simple solution deposition completed the device, and they could selectively alter the core NP size (13 to 18 nm) and the polymer thickness (2 to 5 nm) to modulate the NDR characteristics.
The NPs-in-organic concept has also been widely employed in transistor devices.71,72 Similar to diodes, the chemical nature, shape, and distribution of the NPs are shown to all be critical to the electrical properties, while a fundamental difference to take into consideration is the surface-conduction mechanism in FETs with a substantially larger carrier mobility (compared to bulk transport in diodes).73 Also, the structural uniqueness of an OFET allows for the integration of NPs within the gate insulator, drawing additional possibilities for device engineering.74–77 In 2015, Zhang et al. reported on advanced OFET NTMs incorporating bimetallic NPs (Fig. 5e and f).65 These authors compared three cases: Ag-only, Pt-only, and Ag–Pt bimetallic NP arrays in the polystyrene (PS) dielectric. As shown in Fig. 5e, the Ag and Pt NPs were stabilized by oleic acid/oleylamine (OA) and polyvinylpyrrolidone (PVP), respectively. Pentacene was used as a p-type molecular semiconductor, in conjunction with Cu source/drain electrodes. A major finding was that the bimetallic NPs produce a synergistic effect. All three systems exhibited both positive and negative VT shifts upon programming and erasing gate pulses. Interestingly, the memory windows (i.e. the entire VT shift range upon programming–erasing) of the Ag- and Pt- samples were 8.8 and 9.9 V, respectively, while it increases up to 18.7 V when both particles are present (Fig. 5f). This enhancement was rationalized by more hole-selective trapping of Ag and electron-selective trapping of Pt, cooperating to hold the largest density of trapped charges in the bimetallic case. This result suggests that the hybridized use of nanotrapping materials can be a great strategy for the improvement of NTMs. Another possible location of a trapping layer in an OFET is at the interface between the gate dielectric and the semiconductor.78 In 2016, our group published protein-capped Au NPs directly immobilized between SiO2 and pentacene, which made up highly adjustable and large-area uniform memory transistors thanks to the dual properties of the protein molecules as a film-forming agent and an efficient tunneling dielectric.79
Neuromorphic engineering is an emerging research area, which aims at building electronic systems that mimic the mechanisms of biological neurons and their interactions (Fig. 6a).27–31 It is expected that the ultra-parallel and extremely energy-efficient function of neurons can revolutionize traditional computing architecture. Synaptic devices are key elements in an artificial neural network, and different memory structures with synapse-mimicking functionalities have been demonstrated. In 2016, our group reported on an NTM-type synaptic transistor (synapstor) on plastic (Fig. 6a–d).69 Here, a few-nm-thick Al nanosheet was inserted between a poly(methyl methacrylate) (PMMA) dielectric and a dinaphtho[2,3-b:2′,3′-f]thieno[3,2-b]thiophene (DNTT) semiconductor.82–84 The thermally evaporated conformal Al layer was readily surface-oxidized to become an Al SFG (self-formed floating gate), for the molecular channel to stay stable without electrical shorting (Fig. 6b). More importantly, the ultra-thin Al2O3 allowed for highly dynamic gate-driven trapping and natural detrapping of holes in the intact core Al region. Thanks to this structural arrangement, we successfully demonstrated the short-term plasticity (STP) of biological neurons in our devices, as shown by the constantly decreasing (depression) or increasing (potentiation) currents upon modulating the frequency of the input spike trains (Fig. 6c and d). This study therefore raised the potential of mechanically flexible electronics for wearable neuromorphic systems.
Building upon a series of their earlier work,85–87 Desbief et al. reported in 2016 on an electrolyte-gated organic synapstor (EGOS) interfaced with real neurons (Fig. 6e and f).70 In this study, an NTM structure is found in the pentacene–Au NP mixed active region. These authors specifically compared two driving schemes: the bottom-gate solid-state driving (‘synapstor in air’ in Fig. 6e) and the top electrolyte-gating using 0.1 M NaCl solution in water (‘EGOS’ in Fig. 6e). While the STP was systematically observed in both cases, the magnitude of the operating voltage varied significantly. The synapstors in air required a large voltage around 10 V, but the EGOS operated with a minimal voltage as low as 50 mV due to the strong capacitive coupling through electric double layers (EDLs) (Fig. 6e).88 It is important to note that this voltage range is close to what the biological neurons transmit in their action potentials. Therefore, they made an attempt to build a direct neuronal interface using the EGOS. The suitability of a pentacene–Au film was tested by growing human neuroblastoma stem cells SH-SY5Y and NE-4C on top, and it was found to be a biocompatible substrate towards these cells (Fig. 6f). The device STP characteristics were not significantly affected by cell growth and differentiation, implying that neurons are weakly coupled to the transistor. We believe that the replacement of a biological synapse by an electronic one, or neuroprosthetics, might not be within the widespread interest of neuromorphics, but it might be something that organic systems will be able to ultimately accomplish.
In 2015, Park et al. reported on the controlled growth of a graphene charge-floating gate for memory transistors.91 They systematically varied the chemical vapor deposition (CVD) time of graphene on Cu foil from 1 to 60 s, to obtain partially connected ‘discrete’ nanosheets. An optimum material was obtained under the 40 s conditions to guarantee both a good coverage and in-plane discontinuity, which was claimed to be important for long-term charge storage. This graphene was transferred to be inserted between two dielectrics (SiO2 and PS), on which a pentacene channel and Au source/drain electrodes were evaporated to complete the device. The insertion of graphene resulted in a hysteresis in the transfer curves, which was absent in the control device. Therefore, an NTM-type operation was successfully demonstrated, with graphene serving as distributed charge traps. The transistor exhibited a large memory window (∼40 V) and a long data retention time over 105 s. In 2016, Ji et al. proposed an OFET memory with a solution-processed graphene quantum dot (GQD) layer (Fig. 7a and b).80 Physical and chemical nanoengineering of graphene is an efficient technique to tune its electrical properties,92 and these authors utilized a modified thermal plasma jet method to produce high-crystallinity GQDs with suppressed oxidation. The materials were spin-cast onto SiO2 and covered with a thin tunneling PS dielectric (Fig. 7a). The PS also planarized the QD surfaces, important for the growth of a pentacene film (inset of Fig. 7b). The final devices operated robustly with the on–off current ratio in excess of 105, the retention time over 104 s, and the confirmed endurance to 100 write/erase cycles. Fig. 7b is the result of a repeated write–read–erase–read (WRER) cycling test, showing the systematic transition between the on and off states. The electrical behaviors were explained by quantum confinement and level splitting in the GQDs, offering a carrier-trapping capability up to 7.2 × 1012 charges per cm2. These and related research evidence that graphene, prepared by various synthetic routes and with different shapes, can be a high-performance trap medium for both diode and transistor NTMs,93,94 expanding its applicability beyond transparent electrodes.
Fullerene (C60) and its derivatives have also received growing attention as a molecular memory ingredient.95–98 A recent diode application can be found in the article by Sun et al. published in 2019 (Fig. 7c–f).81 Here, a vertical ITO/PCBM + PVK/Al stack was constructed on glass, where PCBM + PVK means a composite layer between [6,6]-phenyl-C61-butyric acid methyl ester (PCBM) and poly(N-vinylcarbazole) (PVK) (Fig. 7c). Both of the organic semiconductors were dissolved in dichlorobenzene and blended in the solution phase, with three different mixing ratios (9, 23, and 41 wt% PCBM). They were co-deposited by spin-coating to form a homogeneous active layer of less than 100 nm, as shown by the scanning electron microscopy (SEM) image in Fig. 7d. The authors specifically addressed the effect of the blending ratio on the electrical properties. In optical absorption measurements on the active films (Fig. 7e), the weak absorption band around 923 nm decreased at high PCBM contents, manifesting an overall favorable charge transfer between the donor PVK and the acceptor PCBM at low concentrations. All the diode devices behaved as a resistive switching memory, with a strong ratio effect. As shown in Fig. 7f, the resistance ratio between the high-resistance state (HRS) and the low-resistance state (LRS) was the highest for the 9 wt% sample, with a value exceeding 104, confirming that electronic coupling is the most pronounced under this condition. The devices were also shown to be highly non-volatile with an estimated retention time over 105 s. This study therefore reveals that a purely organic blend with a substantial internal energetic mismatch can produce an all-organic NTM, by affording efficient charge trapping and retention even without any dielectric capping or blocking interlayer.
Neuromorphic applications of carbon-based NTMs have been suggested very recently. In 2018, Ren et al. reported on gate-tunable synaptic plasticity in fullerene composites (Fig. 8).90 They synthesized a hybrid C60/PMMA nanotrapping film by solution processing. As shown in Fig. 8a, such a film was inserted between an Al2O3 blocking insulator and a pentacene channel, and Ag gate and Au source/drain electrodes were used for the transistor. All materials were low-temperature-processed to build a plastic device, and the combination of thin dielectrics (30 nm Al2O3 and 75 nm PMMA) allowed for low-voltage operation at around 5 V. Following the conventional floating gate mechanism (reviewed in Section 2), the uniformly distributed fullerenes served as gate-controllable charge-trap centers. Under a negative VG, holes from pentacene could tunnel into C60 (Fig. 8b), and under a positive VG, electron trapping occurred. Fig. 8c shows the Kelvin probe force microscopy (KPFM) image visualizing both a hole-trapping region (center) and an electron-trapping region (surroundings) in the C60/PMMA film, with a measured potential difference of ∼500 mV between the two regions. After charging the fullerene nanotraps with either type of carriers, the natural detrapping (or relaxation) process was monitored. Fig. 8d is an Arrhenius analysis showing that electron detrapping is thermally activated, equivalent to the relaxation time (τ) decreasing with a temperature (T) increase. The manipulation of the carrier trapping at the time domain was combined with the natural relaxation to mimic a number of biological synaptic functions, e.g. excitatory postsynaptic current (EPSC), paired-pulse facilitation/paired-pulse depression (PPF/PPD), and transition from short-term to long-term potentiation. An interesting demonstration is shown in Fig. 8e, for the three repeated cycles of learning and forgetting. Here, a learning period corresponds to current enhancement by multiple positive VG pulses, and forgetting is a detrapping relaxation. It was found that, between the two fixed current levels, a smaller number of ‘learning’ pulses were required with a slower relaxation when the process is repeated, reminding us of relearning with a human brain to keep old knowledge alive.
When a dielectric is present between the nanotrap and the active material, either intentionally (e.g. self-assembled monolayers, core/shell architecture) or uncontrollably (e.g. native oxidation, mostly when Al is used), the pure energetic balance between the two media may eventually become less critical, because the tunneling and floating gate effects will enable the core to accommodate and hold trapped carriers.79
Relevant energy levels can be substantially affected by processing or by an electric field, implying another important aspect to take into account. For example, Mosciatti et al. reported in 2015 on a multifunctional polymer–graphene transistor exploiting one of these secondary effects.101 In this study, liquid-phase exfoliated graphene (LPE-G) was directly solution-deposited on a dielectric to form disconnected islands, onto which a polymer semiconductor made up a transistor channel. It was found that the ionization energy of LPE-G is highly sensitive to post-deposition thermal annealing, with a value changing from 4.8 to 5.7 eV. Therefore, it was possible to use LPE-G either as a nanotrapping material or a conductive bridge inside the semiconductor, depending on its energy. Graphene's work function is also known to be strongly field-dependent, and this property gave birth to novel vertical heterojunction triodes.73 Therefore, it is theoretically reasonable to expect a dynamic change of trapping levels in graphene or related materials inside an NTM under operating conditions.
So, when incorporating a nanotrapping material, a careful consideration of its possible effects at various length scales is recommended, as it will enlighten an optimum material choice and an ideal device structure. Previous reports show that, when NPs are placed on a dielectric in a bottom-gate transistor, their roughness can prevent the growth of a high-mobility channel, and a trade-off between the memory and transport parameters may appear.79,85 Therefore, sophisticated interface engineering is key. For instance, introducing specific chemical anchoring groups to a metal or dielectric surface has been an efficient approach to guiding crystallization and improving ‘planar’ organic devices.46 We believe that a similar technique can be used in the context of NTMs, for the surface-functionalized nanotraps to provide an additional role as growth initiators and morphological modifiers, even though a more complex 3-D spread of the hierarchical forces will need to be elaborated.
Firstly, known optical properties of nanomaterials can be utilized to make an optically controllable NTM. Optical memories are gaining increasing attention, because they have promise for fast and low-power programming and readout. For instance, a flexible optical memory transistor with over 256 distinct levels was demonstrated in 2016 by Leydecker et al. using a photochromic organic blend.104 Nanoplasmonic effects of metal NPs and enhanced light–matter interactions are well-documented in solar cell research.105 Therefore, plasmonic improvement of optical sensitivity in an organic–NP hybrid channel can be useful to construct high-performance photonic NTM structures.
Secondly, traditionally separated sensing and memory parts can be ideally merged into a single device. In particular, the development of bio-NTMs can be an interesting idea. In 2017, our group proved the biocompatibility of protein-self-assembled Au NPs,106 the same material that was initially employed as a nanotrapping electrical component.79 Many other reports support the possibility of combining memory and biological phenomena, such as those on deoxyribonucleic acid (DNA)–Ag nanocomplex memristors,107 hysteresis-based Si nanowire biosensors,108 and biodegradable skin-inspired resistive switching memories.109
Thirdly, the energy consumption has not been addressed much, so the minimization of program/read voltages and static dissipation should be given a higher priority for technological advancements. Our expectation is that the characteristic operation relying on small-sized elements in NTMs would allow for the extreme scaling-down of the active layer and/or dielectric for a very-low-voltage device, and the inherently energy-efficient neuromorphic scheme could well serve this purpose. The ultimate goal in this direction might be a fully self-powered operation, enabled by flexible and ultra-light-weight energy harvesters (e.g. photovoltaics, thermoelectrics, etc.) integrated on-site along with sensing and memory components.110
We note that future research should aim at the areas that ideally leverage the unique properties of NTMs beyond traditional memory platforms. In this regard, a stronger emphasis on neuromorphic devices is deemed natural, given both the high promise of the technology and potentially many unrealized ways to combine nanotrapping and neuronal regimes. For the next-generation NTM synapses, structural miniaturization for biological signal compatibility, interface hybridization for operational stability, and cellular sensing and stimulating capabilities for prosthetic use can be some of the key drivers.
This journal is © The Royal Society of Chemistry 2019 |